Cargando…
Effects of Interface Oxidation on Noise Properties and Performance in III–V Vertical Nanowire Memristors
[Image: see text] Memristors implemented as resistive random-access memories (RRAMs) owing to their low power consumption, scalability, and speed are promising candidates for in-memory computing and neuromorphic applications. Moreover, a vertical 3D implementation of RRAMs enables high-density cross...
Autores principales: | , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
American Chemical Society
2023
|
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC10119853/ https://www.ncbi.nlm.nih.gov/pubmed/37026413 http://dx.doi.org/10.1021/acsami.2c21669 |
_version_ | 1785029083122368512 |
---|---|
author | Saketh Ram, Mamidala Svensson, Johannes Wernersson, Lars-Erik |
author_facet | Saketh Ram, Mamidala Svensson, Johannes Wernersson, Lars-Erik |
author_sort | Saketh Ram, Mamidala |
collection | PubMed |
description | [Image: see text] Memristors implemented as resistive random-access memories (RRAMs) owing to their low power consumption, scalability, and speed are promising candidates for in-memory computing and neuromorphic applications. Moreover, a vertical 3D implementation of RRAMs enables high-density crossbar arrays at a minimal footprint. Co-integrated III–V vertical gate-all-around MOSFET selectors in a one-transistor-one-resistor (1T1R) configuration have recently been demonstrated where an interlayer (IL)-oxide has been shown to enable high RRAM endurance needed for applications like machine learning. In this work, we evaluate the role of the IL-oxide directly on InAs vertical nanowires using low-frequency noise characterization. We show that the low-frequency noise or the 1/f-noise in InAs vertical RRAMs can be reduced by more than 3 orders of magnitude by engineering the InAs/high-k interface. We also report that the noise properties of the vertical 1T1R do not degrade significantly after RRAM integration making them attractive to be used in emerging electronic circuits. |
format | Online Article Text |
id | pubmed-10119853 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2023 |
publisher | American Chemical Society |
record_format | MEDLINE/PubMed |
spelling | pubmed-101198532023-04-22 Effects of Interface Oxidation on Noise Properties and Performance in III–V Vertical Nanowire Memristors Saketh Ram, Mamidala Svensson, Johannes Wernersson, Lars-Erik ACS Appl Mater Interfaces [Image: see text] Memristors implemented as resistive random-access memories (RRAMs) owing to their low power consumption, scalability, and speed are promising candidates for in-memory computing and neuromorphic applications. Moreover, a vertical 3D implementation of RRAMs enables high-density crossbar arrays at a minimal footprint. Co-integrated III–V vertical gate-all-around MOSFET selectors in a one-transistor-one-resistor (1T1R) configuration have recently been demonstrated where an interlayer (IL)-oxide has been shown to enable high RRAM endurance needed for applications like machine learning. In this work, we evaluate the role of the IL-oxide directly on InAs vertical nanowires using low-frequency noise characterization. We show that the low-frequency noise or the 1/f-noise in InAs vertical RRAMs can be reduced by more than 3 orders of magnitude by engineering the InAs/high-k interface. We also report that the noise properties of the vertical 1T1R do not degrade significantly after RRAM integration making them attractive to be used in emerging electronic circuits. American Chemical Society 2023-04-07 /pmc/articles/PMC10119853/ /pubmed/37026413 http://dx.doi.org/10.1021/acsami.2c21669 Text en © 2023 The Authors. Published by American Chemical Society https://creativecommons.org/licenses/by/4.0/Permits the broadest form of re-use including for commercial purposes, provided that author attribution and integrity are maintained (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Saketh Ram, Mamidala Svensson, Johannes Wernersson, Lars-Erik Effects of Interface Oxidation on Noise Properties and Performance in III–V Vertical Nanowire Memristors |
title | Effects
of Interface Oxidation on Noise Properties
and Performance in III–V Vertical Nanowire Memristors |
title_full | Effects
of Interface Oxidation on Noise Properties
and Performance in III–V Vertical Nanowire Memristors |
title_fullStr | Effects
of Interface Oxidation on Noise Properties
and Performance in III–V Vertical Nanowire Memristors |
title_full_unstemmed | Effects
of Interface Oxidation on Noise Properties
and Performance in III–V Vertical Nanowire Memristors |
title_short | Effects
of Interface Oxidation on Noise Properties
and Performance in III–V Vertical Nanowire Memristors |
title_sort | effects
of interface oxidation on noise properties
and performance in iii–v vertical nanowire memristors |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC10119853/ https://www.ncbi.nlm.nih.gov/pubmed/37026413 http://dx.doi.org/10.1021/acsami.2c21669 |
work_keys_str_mv | AT sakethrammamidala effectsofinterfaceoxidationonnoisepropertiesandperformanceiniiivverticalnanowirememristors AT svenssonjohannes effectsofinterfaceoxidationonnoisepropertiesandperformanceiniiivverticalnanowirememristors AT wernerssonlarserik effectsofinterfaceoxidationonnoisepropertiesandperformanceiniiivverticalnanowirememristors |