Cargando…

Monolithic 3D integration of 2D transistors and vertical RRAMs in 1T–4R structure for high-density memory

Emerging data-intensive computation has driven the advanced packaging and vertical stacking of integrated circuits, for minimized latency and energy consumption. Yet a monolithic three-dimensional (3D) integrated structure with interleaved logic and high-density memory layers has been difficult to a...

Descripción completa

Detalles Bibliográficos
Autores principales: Xie, Maosong, Jia, Yueyang, Nie, Chen, Liu, Zuheng, Tang, Alvin, Fan, Shiquan, Liang, Xiaoyao, Jiang, Li, He, Zhezhi, Yang, Rui
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Nature Publishing Group UK 2023
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC10517937/
https://www.ncbi.nlm.nih.gov/pubmed/37741834
http://dx.doi.org/10.1038/s41467-023-41736-2
_version_ 1785109404026142720
author Xie, Maosong
Jia, Yueyang
Nie, Chen
Liu, Zuheng
Tang, Alvin
Fan, Shiquan
Liang, Xiaoyao
Jiang, Li
He, Zhezhi
Yang, Rui
author_facet Xie, Maosong
Jia, Yueyang
Nie, Chen
Liu, Zuheng
Tang, Alvin
Fan, Shiquan
Liang, Xiaoyao
Jiang, Li
He, Zhezhi
Yang, Rui
author_sort Xie, Maosong
collection PubMed
description Emerging data-intensive computation has driven the advanced packaging and vertical stacking of integrated circuits, for minimized latency and energy consumption. Yet a monolithic three-dimensional (3D) integrated structure with interleaved logic and high-density memory layers has been difficult to achieve due to challenges in managing the thermal budget. Here we experimentally demonstrate a monolithic 3D integration of atomically-thin molybdenum disulfide (MoS(2)) transistors and 3D vertical resistive random-access memories (VRRAMs), with the MoS(2) transistors stacked between the bottom-plane and top-plane VRRAMs. The whole fabrication process is integration-friendly (below 300 °C), and the measurement results confirm that the top-plane fabrication does not affect the bottom-plane devices. The MoS(2) transistor can drive each layer of VRRAM into four resistance states. Circuit-level modeling of the monolithic 3D structure demonstrates smaller area, faster data transfer, and lower energy consumption than a planar memory. Such platform holds a high potential for energy-efficient 3D on-chip memory systems.
format Online
Article
Text
id pubmed-10517937
institution National Center for Biotechnology Information
language English
publishDate 2023
publisher Nature Publishing Group UK
record_format MEDLINE/PubMed
spelling pubmed-105179372023-09-25 Monolithic 3D integration of 2D transistors and vertical RRAMs in 1T–4R structure for high-density memory Xie, Maosong Jia, Yueyang Nie, Chen Liu, Zuheng Tang, Alvin Fan, Shiquan Liang, Xiaoyao Jiang, Li He, Zhezhi Yang, Rui Nat Commun Article Emerging data-intensive computation has driven the advanced packaging and vertical stacking of integrated circuits, for minimized latency and energy consumption. Yet a monolithic three-dimensional (3D) integrated structure with interleaved logic and high-density memory layers has been difficult to achieve due to challenges in managing the thermal budget. Here we experimentally demonstrate a monolithic 3D integration of atomically-thin molybdenum disulfide (MoS(2)) transistors and 3D vertical resistive random-access memories (VRRAMs), with the MoS(2) transistors stacked between the bottom-plane and top-plane VRRAMs. The whole fabrication process is integration-friendly (below 300 °C), and the measurement results confirm that the top-plane fabrication does not affect the bottom-plane devices. The MoS(2) transistor can drive each layer of VRRAM into four resistance states. Circuit-level modeling of the monolithic 3D structure demonstrates smaller area, faster data transfer, and lower energy consumption than a planar memory. Such platform holds a high potential for energy-efficient 3D on-chip memory systems. Nature Publishing Group UK 2023-09-23 /pmc/articles/PMC10517937/ /pubmed/37741834 http://dx.doi.org/10.1038/s41467-023-41736-2 Text en © The Author(s) 2023 https://creativecommons.org/licenses/by/4.0/Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons licence, and indicate if changes were made. The images or other third party material in this article are included in the article’s Creative Commons licence, unless indicated otherwise in a credit line to the material. If material is not included in the article’s Creative Commons licence and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this licence, visit http://creativecommons.org/licenses/by/4.0/ (https://creativecommons.org/licenses/by/4.0/) .
spellingShingle Article
Xie, Maosong
Jia, Yueyang
Nie, Chen
Liu, Zuheng
Tang, Alvin
Fan, Shiquan
Liang, Xiaoyao
Jiang, Li
He, Zhezhi
Yang, Rui
Monolithic 3D integration of 2D transistors and vertical RRAMs in 1T–4R structure for high-density memory
title Monolithic 3D integration of 2D transistors and vertical RRAMs in 1T–4R structure for high-density memory
title_full Monolithic 3D integration of 2D transistors and vertical RRAMs in 1T–4R structure for high-density memory
title_fullStr Monolithic 3D integration of 2D transistors and vertical RRAMs in 1T–4R structure for high-density memory
title_full_unstemmed Monolithic 3D integration of 2D transistors and vertical RRAMs in 1T–4R structure for high-density memory
title_short Monolithic 3D integration of 2D transistors and vertical RRAMs in 1T–4R structure for high-density memory
title_sort monolithic 3d integration of 2d transistors and vertical rrams in 1t–4r structure for high-density memory
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC10517937/
https://www.ncbi.nlm.nih.gov/pubmed/37741834
http://dx.doi.org/10.1038/s41467-023-41736-2
work_keys_str_mv AT xiemaosong monolithic3dintegrationof2dtransistorsandverticalrramsin1t4rstructureforhighdensitymemory
AT jiayueyang monolithic3dintegrationof2dtransistorsandverticalrramsin1t4rstructureforhighdensitymemory
AT niechen monolithic3dintegrationof2dtransistorsandverticalrramsin1t4rstructureforhighdensitymemory
AT liuzuheng monolithic3dintegrationof2dtransistorsandverticalrramsin1t4rstructureforhighdensitymemory
AT tangalvin monolithic3dintegrationof2dtransistorsandverticalrramsin1t4rstructureforhighdensitymemory
AT fanshiquan monolithic3dintegrationof2dtransistorsandverticalrramsin1t4rstructureforhighdensitymemory
AT liangxiaoyao monolithic3dintegrationof2dtransistorsandverticalrramsin1t4rstructureforhighdensitymemory
AT jiangli monolithic3dintegrationof2dtransistorsandverticalrramsin1t4rstructureforhighdensitymemory
AT hezhezhi monolithic3dintegrationof2dtransistorsandverticalrramsin1t4rstructureforhighdensitymemory
AT yangrui monolithic3dintegrationof2dtransistorsandverticalrramsin1t4rstructureforhighdensitymemory