Cargando…

PNP PIN bipolar phototransistors for high-speed applications built in a 180 nm CMOS process

This work reports on three speed optimized pnp bipolar phototransistors build in a standard 180 nm CMOS process using a special starting wafer. The starting wafer consists of a low doped p epitaxial layer on top of the p substrate. This low doped p epitaxial layer leads to a thick space-charge regio...

Descripción completa

Detalles Bibliográficos
Autores principales: Kostov, P., Gaberl, W., Hofbauer, M., Zimmermann, H.
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Pergamon Press 2012
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC3587350/
https://www.ncbi.nlm.nih.gov/pubmed/23482349
http://dx.doi.org/10.1016/j.sse.2012.04.011
_version_ 1782261389510836224
author Kostov, P.
Gaberl, W.
Hofbauer, M.
Zimmermann, H.
author_facet Kostov, P.
Gaberl, W.
Hofbauer, M.
Zimmermann, H.
author_sort Kostov, P.
collection PubMed
description This work reports on three speed optimized pnp bipolar phototransistors build in a standard 180 nm CMOS process using a special starting wafer. The starting wafer consists of a low doped p epitaxial layer on top of the p substrate. This low doped p epitaxial layer leads to a thick space-charge region between base and collector and thus to a high −3 dB bandwidth at low collector–emitter voltages. For a further increase of the bandwidth the presented phototransistors were designed with small emitter areas resulting in a small base-emitter capacitance. The three presented phototransistors were implemented in sizes of 40 × 40 μm(2) and 100 × 100 μm(2). Optical DC and AC measurements at 410 nm, 675 nm and 850 nm were done for phototransistor characterization. Due to the speed optimized design and the layer structure of the phototransistors, bandwidths up to 76.9 MHz and dynamic responsivities up to 2.89 A/W were achieved. Furthermore simulations of the electric field strength and space-charge regions were done.
format Online
Article
Text
id pubmed-3587350
institution National Center for Biotechnology Information
language English
publishDate 2012
publisher Pergamon Press
record_format MEDLINE/PubMed
spelling pubmed-35873502013-03-06 PNP PIN bipolar phototransistors for high-speed applications built in a 180 nm CMOS process Kostov, P. Gaberl, W. Hofbauer, M. Zimmermann, H. Solid State Electron Article This work reports on three speed optimized pnp bipolar phototransistors build in a standard 180 nm CMOS process using a special starting wafer. The starting wafer consists of a low doped p epitaxial layer on top of the p substrate. This low doped p epitaxial layer leads to a thick space-charge region between base and collector and thus to a high −3 dB bandwidth at low collector–emitter voltages. For a further increase of the bandwidth the presented phototransistors were designed with small emitter areas resulting in a small base-emitter capacitance. The three presented phototransistors were implemented in sizes of 40 × 40 μm(2) and 100 × 100 μm(2). Optical DC and AC measurements at 410 nm, 675 nm and 850 nm were done for phototransistor characterization. Due to the speed optimized design and the layer structure of the phototransistors, bandwidths up to 76.9 MHz and dynamic responsivities up to 2.89 A/W were achieved. Furthermore simulations of the electric field strength and space-charge regions were done. Pergamon Press 2012-08 /pmc/articles/PMC3587350/ /pubmed/23482349 http://dx.doi.org/10.1016/j.sse.2012.04.011 Text en © 2012 Elsevier Ltd. https://creativecommons.org/licenses/by-nc-nd/3.0/ Open Access under CC BY-NC-ND 3.0 (https://creativecommons.org/licenses/by-nc-nd/3.0/) license
spellingShingle Article
Kostov, P.
Gaberl, W.
Hofbauer, M.
Zimmermann, H.
PNP PIN bipolar phototransistors for high-speed applications built in a 180 nm CMOS process
title PNP PIN bipolar phototransistors for high-speed applications built in a 180 nm CMOS process
title_full PNP PIN bipolar phototransistors for high-speed applications built in a 180 nm CMOS process
title_fullStr PNP PIN bipolar phototransistors for high-speed applications built in a 180 nm CMOS process
title_full_unstemmed PNP PIN bipolar phototransistors for high-speed applications built in a 180 nm CMOS process
title_short PNP PIN bipolar phototransistors for high-speed applications built in a 180 nm CMOS process
title_sort pnp pin bipolar phototransistors for high-speed applications built in a 180 nm cmos process
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC3587350/
https://www.ncbi.nlm.nih.gov/pubmed/23482349
http://dx.doi.org/10.1016/j.sse.2012.04.011
work_keys_str_mv AT kostovp pnppinbipolarphototransistorsforhighspeedapplicationsbuiltina180nmcmosprocess
AT gaberlw pnppinbipolarphototransistorsforhighspeedapplicationsbuiltina180nmcmosprocess
AT hofbauerm pnppinbipolarphototransistorsforhighspeedapplicationsbuiltina180nmcmosprocess
AT zimmermannh pnppinbipolarphototransistorsforhighspeedapplicationsbuiltina180nmcmosprocess