Cargando…
Break-before-Make CMOS Inverter for Power-Efficient Delay Implementation
A modified static CMOS inverter with two inputs and two outputs is proposed to reduce short-circuit current in order to increment delay and reduce power overhead where slow operation is required. The circuit is based on bidirectional delay element connected in series with the PMOS and NMOS switching...
Autores principales: | , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Hindawi Publishing Corporation
2014
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4265520/ https://www.ncbi.nlm.nih.gov/pubmed/25538951 http://dx.doi.org/10.1155/2014/349131 |
_version_ | 1782348906427842560 |
---|---|
author | Puhan, Janez Raič, Dušan Tuma, Tadej Bűrmen, Árpád |
author_facet | Puhan, Janez Raič, Dušan Tuma, Tadej Bűrmen, Árpád |
author_sort | Puhan, Janez |
collection | PubMed |
description | A modified static CMOS inverter with two inputs and two outputs is proposed to reduce short-circuit current in order to increment delay and reduce power overhead where slow operation is required. The circuit is based on bidirectional delay element connected in series with the PMOS and NMOS switching transistors. It provides differences in the dynamic response so that the direct-path current in the next stage is reduced. The switching transistors are never ON at the same time. Characteristics of various delay element implementations are presented and verified by circuit simulations. Global optimization procedure is used to obtain the most power-efficient transistor sizing. The performance of the modified CMOS inverter chain is compared to standard implementation for various delays. The energy (charge) per delay is reduced up to 40%. The use of the proposed delay element is demonstrated by implementing a low-power delay line and a leading-edge detector cell. |
format | Online Article Text |
id | pubmed-4265520 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2014 |
publisher | Hindawi Publishing Corporation |
record_format | MEDLINE/PubMed |
spelling | pubmed-42655202014-12-23 Break-before-Make CMOS Inverter for Power-Efficient Delay Implementation Puhan, Janez Raič, Dušan Tuma, Tadej Bűrmen, Árpád ScientificWorldJournal Research Article A modified static CMOS inverter with two inputs and two outputs is proposed to reduce short-circuit current in order to increment delay and reduce power overhead where slow operation is required. The circuit is based on bidirectional delay element connected in series with the PMOS and NMOS switching transistors. It provides differences in the dynamic response so that the direct-path current in the next stage is reduced. The switching transistors are never ON at the same time. Characteristics of various delay element implementations are presented and verified by circuit simulations. Global optimization procedure is used to obtain the most power-efficient transistor sizing. The performance of the modified CMOS inverter chain is compared to standard implementation for various delays. The energy (charge) per delay is reduced up to 40%. The use of the proposed delay element is demonstrated by implementing a low-power delay line and a leading-edge detector cell. Hindawi Publishing Corporation 2014-11-26 /pmc/articles/PMC4265520/ /pubmed/25538951 http://dx.doi.org/10.1155/2014/349131 Text en Copyright © 2014 Janez Puhan et al. https://creativecommons.org/licenses/by/3.0/This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited. |
spellingShingle | Research Article Puhan, Janez Raič, Dušan Tuma, Tadej Bűrmen, Árpád Break-before-Make CMOS Inverter for Power-Efficient Delay Implementation |
title | Break-before-Make CMOS Inverter for Power-Efficient Delay Implementation |
title_full | Break-before-Make CMOS Inverter for Power-Efficient Delay Implementation |
title_fullStr | Break-before-Make CMOS Inverter for Power-Efficient Delay Implementation |
title_full_unstemmed | Break-before-Make CMOS Inverter for Power-Efficient Delay Implementation |
title_short | Break-before-Make CMOS Inverter for Power-Efficient Delay Implementation |
title_sort | break-before-make cmos inverter for power-efficient delay implementation |
topic | Research Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4265520/ https://www.ncbi.nlm.nih.gov/pubmed/25538951 http://dx.doi.org/10.1155/2014/349131 |
work_keys_str_mv | AT puhanjanez breakbeforemakecmosinverterforpowerefficientdelayimplementation AT raicdusan breakbeforemakecmosinverterforpowerefficientdelayimplementation AT tumatadej breakbeforemakecmosinverterforpowerefficientdelayimplementation AT burmenarpad breakbeforemakecmosinverterforpowerefficientdelayimplementation |