Cargando…
Current-limiting challenges for all-spin logic devices
All-spin logic device (ASLD) has attracted increasing interests as one of the most promising post-CMOS device candidates, thanks to its low power, non-volatility and logic-in-memory structure. Here we investigate the key current-limiting factors and develop a physics-based model of ASLD through nano...
Autores principales: | , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Nature Publishing Group
2015
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4598875/ https://www.ncbi.nlm.nih.gov/pubmed/26449410 http://dx.doi.org/10.1038/srep14905 |
_version_ | 1782394147593781248 |
---|---|
author | Su, Li Zhang, Youguang Klein, Jacques-Olivier Zhang, Yue Bournel, Arnaud Fert, Albert Zhao, Weisheng |
author_facet | Su, Li Zhang, Youguang Klein, Jacques-Olivier Zhang, Yue Bournel, Arnaud Fert, Albert Zhao, Weisheng |
author_sort | Su, Li |
collection | PubMed |
description | All-spin logic device (ASLD) has attracted increasing interests as one of the most promising post-CMOS device candidates, thanks to its low power, non-volatility and logic-in-memory structure. Here we investigate the key current-limiting factors and develop a physics-based model of ASLD through nano-magnet switching, the spin transport properties and the breakdown characteristic of channel. First, ASLD with perpendicular magnetic anisotropy (PMA) nano-magnet is proposed to reduce the critical current (I(c0)). Most important, the spin transport efficiency can be enhanced by analyzing the device structure, dimension, contact resistance as well as material parameters. Furthermore, breakdown current density (J(BR)) of spin channel is studied for the upper current limitation. As a result, we can deduce current-limiting conditions and estimate energy dissipation. Based on the model, we demonstrate ASLD with different structures and channel materials (graphene and copper). Asymmetric structure is found to be the optimal option for current limitations. Copper channel outperforms graphene in term of energy but seriously suffers from breakdown current limit. By exploring the current limit and performance tradeoffs, the optimization of ASLD is also discussed. This benchmarking model of ASLD opens up new prospects for design and implementation of future spintronics applications. |
format | Online Article Text |
id | pubmed-4598875 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2015 |
publisher | Nature Publishing Group |
record_format | MEDLINE/PubMed |
spelling | pubmed-45988752015-10-13 Current-limiting challenges for all-spin logic devices Su, Li Zhang, Youguang Klein, Jacques-Olivier Zhang, Yue Bournel, Arnaud Fert, Albert Zhao, Weisheng Sci Rep Article All-spin logic device (ASLD) has attracted increasing interests as one of the most promising post-CMOS device candidates, thanks to its low power, non-volatility and logic-in-memory structure. Here we investigate the key current-limiting factors and develop a physics-based model of ASLD through nano-magnet switching, the spin transport properties and the breakdown characteristic of channel. First, ASLD with perpendicular magnetic anisotropy (PMA) nano-magnet is proposed to reduce the critical current (I(c0)). Most important, the spin transport efficiency can be enhanced by analyzing the device structure, dimension, contact resistance as well as material parameters. Furthermore, breakdown current density (J(BR)) of spin channel is studied for the upper current limitation. As a result, we can deduce current-limiting conditions and estimate energy dissipation. Based on the model, we demonstrate ASLD with different structures and channel materials (graphene and copper). Asymmetric structure is found to be the optimal option for current limitations. Copper channel outperforms graphene in term of energy but seriously suffers from breakdown current limit. By exploring the current limit and performance tradeoffs, the optimization of ASLD is also discussed. This benchmarking model of ASLD opens up new prospects for design and implementation of future spintronics applications. Nature Publishing Group 2015-10-09 /pmc/articles/PMC4598875/ /pubmed/26449410 http://dx.doi.org/10.1038/srep14905 Text en Copyright © 2015, Macmillan Publishers Limited http://creativecommons.org/licenses/by/4.0/ This work is licensed under a Creative Commons Attribution 4.0 International License. The images or other third party material in this article are included in the article’s Creative Commons license, unless indicated otherwise in the credit line; if the material is not included under the Creative Commons license, users will need to obtain permission from the license holder to reproduce the material. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/ |
spellingShingle | Article Su, Li Zhang, Youguang Klein, Jacques-Olivier Zhang, Yue Bournel, Arnaud Fert, Albert Zhao, Weisheng Current-limiting challenges for all-spin logic devices |
title | Current-limiting challenges for all-spin logic devices |
title_full | Current-limiting challenges for all-spin logic devices |
title_fullStr | Current-limiting challenges for all-spin logic devices |
title_full_unstemmed | Current-limiting challenges for all-spin logic devices |
title_short | Current-limiting challenges for all-spin logic devices |
title_sort | current-limiting challenges for all-spin logic devices |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4598875/ https://www.ncbi.nlm.nih.gov/pubmed/26449410 http://dx.doi.org/10.1038/srep14905 |
work_keys_str_mv | AT suli currentlimitingchallengesforallspinlogicdevices AT zhangyouguang currentlimitingchallengesforallspinlogicdevices AT kleinjacquesolivier currentlimitingchallengesforallspinlogicdevices AT zhangyue currentlimitingchallengesforallspinlogicdevices AT bournelarnaud currentlimitingchallengesforallspinlogicdevices AT fertalbert currentlimitingchallengesforallspinlogicdevices AT zhaoweisheng currentlimitingchallengesforallspinlogicdevices |