Cargando…
Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around
Nanowires are considered building blocks for the ultimate scaling of MOS transistors, capable of pushing devices until the most extreme boundaries of miniaturization thanks to their physical and geometrical properties. In particular, nanowires’ suitability for forming a gate-all-around (GAA) configu...
Autores principales: | , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Springer US
2016
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4837198/ https://www.ncbi.nlm.nih.gov/pubmed/27094824 http://dx.doi.org/10.1186/s11671-016-1396-7 |
_version_ | 1782427810625748992 |
---|---|
author | Guerfi, Youssouf Larrieu, Guilhem |
author_facet | Guerfi, Youssouf Larrieu, Guilhem |
author_sort | Guerfi, Youssouf |
collection | PubMed |
description | Nanowires are considered building blocks for the ultimate scaling of MOS transistors, capable of pushing devices until the most extreme boundaries of miniaturization thanks to their physical and geometrical properties. In particular, nanowires’ suitability for forming a gate-all-around (GAA) configuration confers to the device an optimum electrostatic control of the gate over the conduction channel and then a better immunity against the short channel effects (SCE). In this letter, a large-scale process of GAA vertical silicon nanowire (VNW) MOSFETs is presented. A top-down approach is adopted for the realization of VNWs with an optimum reproducibility followed by thin layer engineering at nanoscale. Good overall electrical performances were obtained, with excellent electrostatic behavior (a subthreshold slope (SS) of 95 mV/dec and a drain induced barrier lowering (DIBL) of 25 mV/V) for a 15-nm gate length. Finally, a first demonstration of dual integration of n-type and p-type VNW transistors for the realization of CMOS inverter is proposed. |
format | Online Article Text |
id | pubmed-4837198 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2016 |
publisher | Springer US |
record_format | MEDLINE/PubMed |
spelling | pubmed-48371982016-05-16 Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around Guerfi, Youssouf Larrieu, Guilhem Nanoscale Res Lett Nano Express Nanowires are considered building blocks for the ultimate scaling of MOS transistors, capable of pushing devices until the most extreme boundaries of miniaturization thanks to their physical and geometrical properties. In particular, nanowires’ suitability for forming a gate-all-around (GAA) configuration confers to the device an optimum electrostatic control of the gate over the conduction channel and then a better immunity against the short channel effects (SCE). In this letter, a large-scale process of GAA vertical silicon nanowire (VNW) MOSFETs is presented. A top-down approach is adopted for the realization of VNWs with an optimum reproducibility followed by thin layer engineering at nanoscale. Good overall electrical performances were obtained, with excellent electrostatic behavior (a subthreshold slope (SS) of 95 mV/dec and a drain induced barrier lowering (DIBL) of 25 mV/V) for a 15-nm gate length. Finally, a first demonstration of dual integration of n-type and p-type VNW transistors for the realization of CMOS inverter is proposed. Springer US 2016-04-19 /pmc/articles/PMC4837198/ /pubmed/27094824 http://dx.doi.org/10.1186/s11671-016-1396-7 Text en © Guerfi and Larrieu. 2016 Open AccessThis article is distributed under the terms of the Creative Commons Attribution 4.0 International License (http://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. |
spellingShingle | Nano Express Guerfi, Youssouf Larrieu, Guilhem Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around |
title | Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around |
title_full | Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around |
title_fullStr | Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around |
title_full_unstemmed | Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around |
title_short | Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around |
title_sort | vertical silicon nanowire field effect transistors with nanoscale gate-all-around |
topic | Nano Express |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4837198/ https://www.ncbi.nlm.nih.gov/pubmed/27094824 http://dx.doi.org/10.1186/s11671-016-1396-7 |
work_keys_str_mv | AT guerfiyoussouf verticalsiliconnanowirefieldeffecttransistorswithnanoscalegateallaround AT larrieuguilhem verticalsiliconnanowirefieldeffecttransistorswithnanoscalegateallaround |