Cargando…
Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications
A facile and versatile scheme is demonstrated to fabricate nanoscale resistive switching memory devices that exhibit reliable bipolar switching behavior. A solution process is used to synthesize the copper oxide layer into 250-nm via-holes that had been patterned in Si wafers. Direct bottom-up filli...
Autores principales: | , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Nature Publishing Group
2016
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4929478/ https://www.ncbi.nlm.nih.gov/pubmed/27364856 http://dx.doi.org/10.1038/srep28966 |
_version_ | 1782440617168601088 |
---|---|
author | Han, Un-Bin Lee, Jang-Sik |
author_facet | Han, Un-Bin Lee, Jang-Sik |
author_sort | Han, Un-Bin |
collection | PubMed |
description | A facile and versatile scheme is demonstrated to fabricate nanoscale resistive switching memory devices that exhibit reliable bipolar switching behavior. A solution process is used to synthesize the copper oxide layer into 250-nm via-holes that had been patterned in Si wafers. Direct bottom-up filling of copper oxide can facilitate fabrication of nanoscale memory devices without using vacuum deposition and etching processes. In addition, all materials and processes are CMOS compatible, and especially, the devices can be fabricated at room temperature. Nanoscale memory devices synthesized on wafers having 250-nm via-holes showed reproducible resistive switching programmable memory characteristics with reasonable endurance and data retention properties. This integration strategy provides a solution to overcome the scaling limit of current memory device fabrication methods. |
format | Online Article Text |
id | pubmed-4929478 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2016 |
publisher | Nature Publishing Group |
record_format | MEDLINE/PubMed |
spelling | pubmed-49294782016-07-06 Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications Han, Un-Bin Lee, Jang-Sik Sci Rep Article A facile and versatile scheme is demonstrated to fabricate nanoscale resistive switching memory devices that exhibit reliable bipolar switching behavior. A solution process is used to synthesize the copper oxide layer into 250-nm via-holes that had been patterned in Si wafers. Direct bottom-up filling of copper oxide can facilitate fabrication of nanoscale memory devices without using vacuum deposition and etching processes. In addition, all materials and processes are CMOS compatible, and especially, the devices can be fabricated at room temperature. Nanoscale memory devices synthesized on wafers having 250-nm via-holes showed reproducible resistive switching programmable memory characteristics with reasonable endurance and data retention properties. This integration strategy provides a solution to overcome the scaling limit of current memory device fabrication methods. Nature Publishing Group 2016-07-01 /pmc/articles/PMC4929478/ /pubmed/27364856 http://dx.doi.org/10.1038/srep28966 Text en Copyright © 2016, Macmillan Publishers Limited http://creativecommons.org/licenses/by/4.0/ This work is licensed under a Creative Commons Attribution 4.0 International License. The images or other third party material in this article are included in the article’s Creative Commons license, unless indicated otherwise in the credit line; if the material is not included under the Creative Commons license, users will need to obtain permission from the license holder to reproduce the material. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/ |
spellingShingle | Article Han, Un-Bin Lee, Jang-Sik Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications |
title | Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications |
title_full | Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications |
title_fullStr | Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications |
title_full_unstemmed | Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications |
title_short | Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications |
title_sort | integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC4929478/ https://www.ncbi.nlm.nih.gov/pubmed/27364856 http://dx.doi.org/10.1038/srep28966 |
work_keys_str_mv | AT hanunbin integrationschemeofnanoscaleresistiveswitchingmemoryusingbottomupprocessesatroomtemperatureforhighdensitymemoryapplications AT leejangsik integrationschemeofnanoscaleresistiveswitchingmemoryusingbottomupprocessesatroomtemperatureforhighdensitymemoryapplications |