Cargando…

The Impact of 3D Stacking and Technology Scaling on the Power and Area of Stereo Matching Processors

Recently, stereo matching processors have been adopted in real-time embedded systems such as intelligent robots and autonomous vehicles, which require minimal hardware resources and low power consumption. Meanwhile, thanks to the through-silicon via (TSV), three-dimensional (3D) stacking technology...

Descripción completa

Detalles Bibliográficos
Autores principales: Ok, Seung-Ho, Lee, Yong-Hwan, Shim, Jae Hoon, Lim, Sung Kyu, Moon, Byungin
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2017
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5336097/
https://www.ncbi.nlm.nih.gov/pubmed/28241437
http://dx.doi.org/10.3390/s17020426
_version_ 1782512160993181696
author Ok, Seung-Ho
Lee, Yong-Hwan
Shim, Jae Hoon
Lim, Sung Kyu
Moon, Byungin
author_facet Ok, Seung-Ho
Lee, Yong-Hwan
Shim, Jae Hoon
Lim, Sung Kyu
Moon, Byungin
author_sort Ok, Seung-Ho
collection PubMed
description Recently, stereo matching processors have been adopted in real-time embedded systems such as intelligent robots and autonomous vehicles, which require minimal hardware resources and low power consumption. Meanwhile, thanks to the through-silicon via (TSV), three-dimensional (3D) stacking technology has emerged as a practical solution to achieving the desired requirements of a high-performance circuit. In this paper, we present the benefits of 3D stacking and process technology scaling on stereo matching processors. We implemented 2-tier 3D-stacked stereo matching processors with GlobalFoundries 130-nm and Nangate 45-nm process design kits and compare them with their two-dimensional (2D) counterparts to identify comprehensive design benefits. In addition, we examine the findings from various analyses to identify the power benefits of 3D-stacked integrated circuit (IC) and device technology advancements. From experiments, we observe that the proposed 3D-stacked ICs, compared to their 2D IC counterparts, obtain 43% area, 13% power, and 14% wire length reductions. In addition, we present a logic partitioning method suitable for a pipeline-based hardware architecture that minimizes the use of TSVs.
format Online
Article
Text
id pubmed-5336097
institution National Center for Biotechnology Information
language English
publishDate 2017
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-53360972017-03-16 The Impact of 3D Stacking and Technology Scaling on the Power and Area of Stereo Matching Processors Ok, Seung-Ho Lee, Yong-Hwan Shim, Jae Hoon Lim, Sung Kyu Moon, Byungin Sensors (Basel) Article Recently, stereo matching processors have been adopted in real-time embedded systems such as intelligent robots and autonomous vehicles, which require minimal hardware resources and low power consumption. Meanwhile, thanks to the through-silicon via (TSV), three-dimensional (3D) stacking technology has emerged as a practical solution to achieving the desired requirements of a high-performance circuit. In this paper, we present the benefits of 3D stacking and process technology scaling on stereo matching processors. We implemented 2-tier 3D-stacked stereo matching processors with GlobalFoundries 130-nm and Nangate 45-nm process design kits and compare them with their two-dimensional (2D) counterparts to identify comprehensive design benefits. In addition, we examine the findings from various analyses to identify the power benefits of 3D-stacked integrated circuit (IC) and device technology advancements. From experiments, we observe that the proposed 3D-stacked ICs, compared to their 2D IC counterparts, obtain 43% area, 13% power, and 14% wire length reductions. In addition, we present a logic partitioning method suitable for a pipeline-based hardware architecture that minimizes the use of TSVs. MDPI 2017-02-22 /pmc/articles/PMC5336097/ /pubmed/28241437 http://dx.doi.org/10.3390/s17020426 Text en © 2017 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Ok, Seung-Ho
Lee, Yong-Hwan
Shim, Jae Hoon
Lim, Sung Kyu
Moon, Byungin
The Impact of 3D Stacking and Technology Scaling on the Power and Area of Stereo Matching Processors
title The Impact of 3D Stacking and Technology Scaling on the Power and Area of Stereo Matching Processors
title_full The Impact of 3D Stacking and Technology Scaling on the Power and Area of Stereo Matching Processors
title_fullStr The Impact of 3D Stacking and Technology Scaling on the Power and Area of Stereo Matching Processors
title_full_unstemmed The Impact of 3D Stacking and Technology Scaling on the Power and Area of Stereo Matching Processors
title_short The Impact of 3D Stacking and Technology Scaling on the Power and Area of Stereo Matching Processors
title_sort impact of 3d stacking and technology scaling on the power and area of stereo matching processors
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5336097/
https://www.ncbi.nlm.nih.gov/pubmed/28241437
http://dx.doi.org/10.3390/s17020426
work_keys_str_mv AT okseungho theimpactof3dstackingandtechnologyscalingonthepowerandareaofstereomatchingprocessors
AT leeyonghwan theimpactof3dstackingandtechnologyscalingonthepowerandareaofstereomatchingprocessors
AT shimjaehoon theimpactof3dstackingandtechnologyscalingonthepowerandareaofstereomatchingprocessors
AT limsungkyu theimpactof3dstackingandtechnologyscalingonthepowerandareaofstereomatchingprocessors
AT moonbyungin theimpactof3dstackingandtechnologyscalingonthepowerandareaofstereomatchingprocessors
AT okseungho impactof3dstackingandtechnologyscalingonthepowerandareaofstereomatchingprocessors
AT leeyonghwan impactof3dstackingandtechnologyscalingonthepowerandareaofstereomatchingprocessors
AT shimjaehoon impactof3dstackingandtechnologyscalingonthepowerandareaofstereomatchingprocessors
AT limsungkyu impactof3dstackingandtechnologyscalingonthepowerandareaofstereomatchingprocessors
AT moonbyungin impactof3dstackingandtechnologyscalingonthepowerandareaofstereomatchingprocessors