Cargando…

Development of Equivalent Material Properties of Microbump for Simulating Chip Stacking Packaging

A three-dimensional integrated circuit (3D-IC) structure with a significant scale mismatch causes difficulty in analytic model construction. This paper proposes a simulation technique to introduce an equivalent material composed of microbumps and their surrounding wafer level underfill (WLUF). The m...

Descripción completa

Detalles Bibliográficos
Autores principales: Lee, Chang-Chun, Tzeng, Tzai-Liang, Huang, Pei-Chen
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2015
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5455527/
https://www.ncbi.nlm.nih.gov/pubmed/28793495
http://dx.doi.org/10.3390/ma8085121
_version_ 1783241057757036544
author Lee, Chang-Chun
Tzeng, Tzai-Liang
Huang, Pei-Chen
author_facet Lee, Chang-Chun
Tzeng, Tzai-Liang
Huang, Pei-Chen
author_sort Lee, Chang-Chun
collection PubMed
description A three-dimensional integrated circuit (3D-IC) structure with a significant scale mismatch causes difficulty in analytic model construction. This paper proposes a simulation technique to introduce an equivalent material composed of microbumps and their surrounding wafer level underfill (WLUF). The mechanical properties of this equivalent material, including Young’s modulus (E), Poisson’s ratio, shear modulus, and coefficient of thermal expansion (CTE), are directly obtained by applying either a tensile load or a constant displacement, and by increasing the temperature during simulations, respectively. Analytic results indicate that at least eight microbumps at the outermost region of the chip stacking structure need to be considered as an accurate stress/strain contour in the concerned region. In addition, a factorial experimental design with analysis of variance is proposed to optimize chip stacking structure reliability with four factors: chip thickness, substrate thickness, CTE, and E-value. Analytic results show that the most significant factor is CTE of WLUF. This factor affects microbump reliability and structural warpage under a temperature cycling load and high-temperature bonding process. WLUF with low CTE and high E-value are recommended to enhance the assembly reliability of the 3D-IC architecture.
format Online
Article
Text
id pubmed-5455527
institution National Center for Biotechnology Information
language English
publishDate 2015
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-54555272017-07-28 Development of Equivalent Material Properties of Microbump for Simulating Chip Stacking Packaging Lee, Chang-Chun Tzeng, Tzai-Liang Huang, Pei-Chen Materials (Basel) Article A three-dimensional integrated circuit (3D-IC) structure with a significant scale mismatch causes difficulty in analytic model construction. This paper proposes a simulation technique to introduce an equivalent material composed of microbumps and their surrounding wafer level underfill (WLUF). The mechanical properties of this equivalent material, including Young’s modulus (E), Poisson’s ratio, shear modulus, and coefficient of thermal expansion (CTE), are directly obtained by applying either a tensile load or a constant displacement, and by increasing the temperature during simulations, respectively. Analytic results indicate that at least eight microbumps at the outermost region of the chip stacking structure need to be considered as an accurate stress/strain contour in the concerned region. In addition, a factorial experimental design with analysis of variance is proposed to optimize chip stacking structure reliability with four factors: chip thickness, substrate thickness, CTE, and E-value. Analytic results show that the most significant factor is CTE of WLUF. This factor affects microbump reliability and structural warpage under a temperature cycling load and high-temperature bonding process. WLUF with low CTE and high E-value are recommended to enhance the assembly reliability of the 3D-IC architecture. MDPI 2015-08-07 /pmc/articles/PMC5455527/ /pubmed/28793495 http://dx.doi.org/10.3390/ma8085121 Text en © 2015 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution license (http://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Lee, Chang-Chun
Tzeng, Tzai-Liang
Huang, Pei-Chen
Development of Equivalent Material Properties of Microbump for Simulating Chip Stacking Packaging
title Development of Equivalent Material Properties of Microbump for Simulating Chip Stacking Packaging
title_full Development of Equivalent Material Properties of Microbump for Simulating Chip Stacking Packaging
title_fullStr Development of Equivalent Material Properties of Microbump for Simulating Chip Stacking Packaging
title_full_unstemmed Development of Equivalent Material Properties of Microbump for Simulating Chip Stacking Packaging
title_short Development of Equivalent Material Properties of Microbump for Simulating Chip Stacking Packaging
title_sort development of equivalent material properties of microbump for simulating chip stacking packaging
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5455527/
https://www.ncbi.nlm.nih.gov/pubmed/28793495
http://dx.doi.org/10.3390/ma8085121
work_keys_str_mv AT leechangchun developmentofequivalentmaterialpropertiesofmicrobumpforsimulatingchipstackingpackaging
AT tzengtzailiang developmentofequivalentmaterialpropertiesofmicrobumpforsimulatingchipstackingpackaging
AT huangpeichen developmentofequivalentmaterialpropertiesofmicrobumpforsimulatingchipstackingpackaging