Cargando…
Bias Stress and Temperature Impact on InGaZnO TFTs and Circuits
This paper focuses on the analysis of InGaZnO thin-film transistors (TFTs) and circuits under the influence of different temperatures and bias stress, shedding light into their robustness when used in real-world applications. For temperature-dependent measurements, a temperature range of 15 to 85 °C...
Autores principales: | , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2017
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5554061/ https://www.ncbi.nlm.nih.gov/pubmed/28773037 http://dx.doi.org/10.3390/ma10060680 |
_version_ | 1783256725854355456 |
---|---|
author | Martins, Jorge Bahubalindruni, Pydi Rovisco, Ana Kiazadeh, Asal Martins, Rodrigo Fortunato, Elvira Barquinha, Pedro |
author_facet | Martins, Jorge Bahubalindruni, Pydi Rovisco, Ana Kiazadeh, Asal Martins, Rodrigo Fortunato, Elvira Barquinha, Pedro |
author_sort | Martins, Jorge |
collection | PubMed |
description | This paper focuses on the analysis of InGaZnO thin-film transistors (TFTs) and circuits under the influence of different temperatures and bias stress, shedding light into their robustness when used in real-world applications. For temperature-dependent measurements, a temperature range of 15 to 85 °C was considered. In case of bias stress, both gate and drain bias were applied for 60 min. Though isolated transistors show a variation of drain current as high as 56% and 172% during bias voltage and temperature stress, the employed circuits were able to counteract it. Inverters and two-TFT current mirrors following simple circuit topologies showed a gain variation below 8%, while the improved robustness of a cascode current mirror design is proven by showing a gain variation less than 5%. The demonstration that the proper selection of TFT materials and circuit topologies results in robust operation of oxide electronics under different stress conditions and over a reasonable range of temperatures proves that the technology is suitable for applications such as smart food packaging and wearables. |
format | Online Article Text |
id | pubmed-5554061 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2017 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-55540612017-08-14 Bias Stress and Temperature Impact on InGaZnO TFTs and Circuits Martins, Jorge Bahubalindruni, Pydi Rovisco, Ana Kiazadeh, Asal Martins, Rodrigo Fortunato, Elvira Barquinha, Pedro Materials (Basel) Article This paper focuses on the analysis of InGaZnO thin-film transistors (TFTs) and circuits under the influence of different temperatures and bias stress, shedding light into their robustness when used in real-world applications. For temperature-dependent measurements, a temperature range of 15 to 85 °C was considered. In case of bias stress, both gate and drain bias were applied for 60 min. Though isolated transistors show a variation of drain current as high as 56% and 172% during bias voltage and temperature stress, the employed circuits were able to counteract it. Inverters and two-TFT current mirrors following simple circuit topologies showed a gain variation below 8%, while the improved robustness of a cascode current mirror design is proven by showing a gain variation less than 5%. The demonstration that the proper selection of TFT materials and circuit topologies results in robust operation of oxide electronics under different stress conditions and over a reasonable range of temperatures proves that the technology is suitable for applications such as smart food packaging and wearables. MDPI 2017-06-21 /pmc/articles/PMC5554061/ /pubmed/28773037 http://dx.doi.org/10.3390/ma10060680 Text en © 2017 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Martins, Jorge Bahubalindruni, Pydi Rovisco, Ana Kiazadeh, Asal Martins, Rodrigo Fortunato, Elvira Barquinha, Pedro Bias Stress and Temperature Impact on InGaZnO TFTs and Circuits |
title | Bias Stress and Temperature Impact on InGaZnO TFTs and Circuits |
title_full | Bias Stress and Temperature Impact on InGaZnO TFTs and Circuits |
title_fullStr | Bias Stress and Temperature Impact on InGaZnO TFTs and Circuits |
title_full_unstemmed | Bias Stress and Temperature Impact on InGaZnO TFTs and Circuits |
title_short | Bias Stress and Temperature Impact on InGaZnO TFTs and Circuits |
title_sort | bias stress and temperature impact on ingazno tfts and circuits |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5554061/ https://www.ncbi.nlm.nih.gov/pubmed/28773037 http://dx.doi.org/10.3390/ma10060680 |
work_keys_str_mv | AT martinsjorge biasstressandtemperatureimpactoningaznotftsandcircuits AT bahubalindrunipydi biasstressandtemperatureimpactoningaznotftsandcircuits AT roviscoana biasstressandtemperatureimpactoningaznotftsandcircuits AT kiazadehasal biasstressandtemperatureimpactoningaznotftsandcircuits AT martinsrodrigo biasstressandtemperatureimpactoningaznotftsandcircuits AT fortunatoelvira biasstressandtemperatureimpactoningaznotftsandcircuits AT barquinhapedro biasstressandtemperatureimpactoningaznotftsandcircuits |