Cargando…
The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor
The DRAM based on the dual-gate tunneling FET (DGTFET) has the advantages of capacitor-less structure and high retention time. In this paper, the optimization of spacer engineering for DGTFET DRAM is systematically investigated by Silvaco-Atlas tool to further improve its performance, including the...
Autores principales: | , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Springer US
2018
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5838025/ https://www.ncbi.nlm.nih.gov/pubmed/29508093 http://dx.doi.org/10.1186/s11671-018-2483-8 |
_version_ | 1783304165656625152 |
---|---|
author | Li, Wei Liu, Hongxia Wang, Shulong Chen, Shupeng Wang, Qianqiong |
author_facet | Li, Wei Liu, Hongxia Wang, Shulong Chen, Shupeng Wang, Qianqiong |
author_sort | Li, Wei |
collection | PubMed |
description | The DRAM based on the dual-gate tunneling FET (DGTFET) has the advantages of capacitor-less structure and high retention time. In this paper, the optimization of spacer engineering for DGTFET DRAM is systematically investigated by Silvaco-Atlas tool to further improve its performance, including the reduction of reading “0” current and extension of retention time. The simulation results show that spacers at the source and drain sides should apply the low-k and high-k dielectrics, respectively, which can enhance the reading “1” current and reduce reading “0” current. Applying this optimized spacer engineering, the DGTFET DRAM obtains the optimum performance-extremely low reading “0” current (10(−14)A/μm) and large retention time (10s), which decreases its static power consumption and dynamic refresh rate. And the low reading “0” current also enhances its current ratio (10(7)) of reading “1” to reading “0”. Furthermore, the analysis about scalability reveals its inherent shortcoming, which offers the further investigation direction for DGTFET DRAM. |
format | Online Article Text |
id | pubmed-5838025 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2018 |
publisher | Springer US |
record_format | MEDLINE/PubMed |
spelling | pubmed-58380252018-03-12 The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor Li, Wei Liu, Hongxia Wang, Shulong Chen, Shupeng Wang, Qianqiong Nanoscale Res Lett Nano Express The DRAM based on the dual-gate tunneling FET (DGTFET) has the advantages of capacitor-less structure and high retention time. In this paper, the optimization of spacer engineering for DGTFET DRAM is systematically investigated by Silvaco-Atlas tool to further improve its performance, including the reduction of reading “0” current and extension of retention time. The simulation results show that spacers at the source and drain sides should apply the low-k and high-k dielectrics, respectively, which can enhance the reading “1” current and reduce reading “0” current. Applying this optimized spacer engineering, the DGTFET DRAM obtains the optimum performance-extremely low reading “0” current (10(−14)A/μm) and large retention time (10s), which decreases its static power consumption and dynamic refresh rate. And the low reading “0” current also enhances its current ratio (10(7)) of reading “1” to reading “0”. Furthermore, the analysis about scalability reveals its inherent shortcoming, which offers the further investigation direction for DGTFET DRAM. Springer US 2018-03-05 /pmc/articles/PMC5838025/ /pubmed/29508093 http://dx.doi.org/10.1186/s11671-018-2483-8 Text en © The Author(s). 2018 Open AccessThis article is distributed under the terms of the Creative Commons Attribution 4.0 International License (http://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. |
spellingShingle | Nano Express Li, Wei Liu, Hongxia Wang, Shulong Chen, Shupeng Wang, Qianqiong The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor |
title | The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor |
title_full | The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor |
title_fullStr | The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor |
title_full_unstemmed | The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor |
title_short | The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor |
title_sort | optimization of spacer engineering for capacitor-less dram based on the dual-gate tunneling transistor |
topic | Nano Express |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5838025/ https://www.ncbi.nlm.nih.gov/pubmed/29508093 http://dx.doi.org/10.1186/s11671-018-2483-8 |
work_keys_str_mv | AT liwei theoptimizationofspacerengineeringforcapacitorlessdrambasedonthedualgatetunnelingtransistor AT liuhongxia theoptimizationofspacerengineeringforcapacitorlessdrambasedonthedualgatetunnelingtransistor AT wangshulong theoptimizationofspacerengineeringforcapacitorlessdrambasedonthedualgatetunnelingtransistor AT chenshupeng theoptimizationofspacerengineeringforcapacitorlessdrambasedonthedualgatetunnelingtransistor AT wangqianqiong theoptimizationofspacerengineeringforcapacitorlessdrambasedonthedualgatetunnelingtransistor AT liwei optimizationofspacerengineeringforcapacitorlessdrambasedonthedualgatetunnelingtransistor AT liuhongxia optimizationofspacerengineeringforcapacitorlessdrambasedonthedualgatetunnelingtransistor AT wangshulong optimizationofspacerengineeringforcapacitorlessdrambasedonthedualgatetunnelingtransistor AT chenshupeng optimizationofspacerengineeringforcapacitorlessdrambasedonthedualgatetunnelingtransistor AT wangqianqiong optimizationofspacerengineeringforcapacitorlessdrambasedonthedualgatetunnelingtransistor |