Cargando…
A shared synapse architecture for efficient FPGA implementation of autoencoders
This paper proposes a shared synapse architecture for autoencoders (AEs), and implements an AE with the proposed architecture as a digital circuit on a field-programmable gate array (FPGA). In the proposed architecture, the values of the synapse weights are shared between the synapses of an input an...
Autores principales: | Suzuki, Akihiro, Morie, Takashi, Tamukoh, Hakaru |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Public Library of Science
2018
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5854352/ https://www.ncbi.nlm.nih.gov/pubmed/29543909 http://dx.doi.org/10.1371/journal.pone.0194049 |
Ejemplares similares
-
Mixed-precision weights network for field-programmable gate array
por: Fuengfusin, Ninnart, et al.
Publicado: (2021) -
Efficient BinDCT hardware architecture exploration and implementation on FPGA
por: Ben Abdelali, Abdessalem, et al.
Publicado: (2016) -
Advanced FPGA design: architecture, implementation, and optimization
por: Kilts, Steve
Publicado: (2007) -
FPGA Implementation of Efficient CFAR Algorithm for Radar Systems
por: Sim, Yunseong, et al.
Publicado: (2023) -
Efficient FPGA Implementation of Automatic Nuclei Detection in Histopathology Images
por: Zhou, Haonan, et al.
Publicado: (2019)