Cargando…

Effects of Etching Variations on Ge/Si Channel Formation and Device Performance

During the formation of Ge fin structures on a silicon-on-insulator (SOI) substrate, we found that the dry etching process must be carefully controlled. Otherwise, it may lead to Ge over-etching or the formation of an undesirable Ge fin profile. If the etching process is not well controlled, the top...

Descripción completa

Detalles Bibliográficos
Autores principales: Chen, Jiann-Lin, Fuh, Yiin-Kuen, Chu, Chun-Lin
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Springer US 2018
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6068056/
https://www.ncbi.nlm.nih.gov/pubmed/30066213
http://dx.doi.org/10.1186/s11671-018-2631-1
_version_ 1783343199594479616
author Chen, Jiann-Lin
Fuh, Yiin-Kuen
Chu, Chun-Lin
author_facet Chen, Jiann-Lin
Fuh, Yiin-Kuen
Chu, Chun-Lin
author_sort Chen, Jiann-Lin
collection PubMed
description During the formation of Ge fin structures on a silicon-on-insulator (SOI) substrate, we found that the dry etching process must be carefully controlled. Otherwise, it may lead to Ge over-etching or the formation of an undesirable Ge fin profile. If the etching process is not well controlled, the top Ge/SOI structure is etched away, and only the Si fin layer remains. In this case, the device exhibits abnormal characteristics. The etching process is emerging as a critical step in device scaling and packaging and affects attempts to increase the packing density and improve device performance. Therefore, it is suggested that optimization of operating the plasma reactor be performed through simulations, in order to not only adjust the process parameters used but also to modify the hardware employed. We are going to develop Ge junction-less devices by employing updated fabrication parameters. Besides, we want to eliminate misfit dislocations at the interface or to reduce threading dislocations by applying cyclic thermal annealing process to meet the goal of obtaining suspended structure of epitaxial Ge layers with high quality.
format Online
Article
Text
id pubmed-6068056
institution National Center for Biotechnology Information
language English
publishDate 2018
publisher Springer US
record_format MEDLINE/PubMed
spelling pubmed-60680562018-08-13 Effects of Etching Variations on Ge/Si Channel Formation and Device Performance Chen, Jiann-Lin Fuh, Yiin-Kuen Chu, Chun-Lin Nanoscale Res Lett Nano Express During the formation of Ge fin structures on a silicon-on-insulator (SOI) substrate, we found that the dry etching process must be carefully controlled. Otherwise, it may lead to Ge over-etching or the formation of an undesirable Ge fin profile. If the etching process is not well controlled, the top Ge/SOI structure is etched away, and only the Si fin layer remains. In this case, the device exhibits abnormal characteristics. The etching process is emerging as a critical step in device scaling and packaging and affects attempts to increase the packing density and improve device performance. Therefore, it is suggested that optimization of operating the plasma reactor be performed through simulations, in order to not only adjust the process parameters used but also to modify the hardware employed. We are going to develop Ge junction-less devices by employing updated fabrication parameters. Besides, we want to eliminate misfit dislocations at the interface or to reduce threading dislocations by applying cyclic thermal annealing process to meet the goal of obtaining suspended structure of epitaxial Ge layers with high quality. Springer US 2018-07-31 /pmc/articles/PMC6068056/ /pubmed/30066213 http://dx.doi.org/10.1186/s11671-018-2631-1 Text en © The Author(s). 2018 Open AccessThis article is distributed under the terms of the Creative Commons Attribution 4.0 International License (http://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made.
spellingShingle Nano Express
Chen, Jiann-Lin
Fuh, Yiin-Kuen
Chu, Chun-Lin
Effects of Etching Variations on Ge/Si Channel Formation and Device Performance
title Effects of Etching Variations on Ge/Si Channel Formation and Device Performance
title_full Effects of Etching Variations on Ge/Si Channel Formation and Device Performance
title_fullStr Effects of Etching Variations on Ge/Si Channel Formation and Device Performance
title_full_unstemmed Effects of Etching Variations on Ge/Si Channel Formation and Device Performance
title_short Effects of Etching Variations on Ge/Si Channel Formation and Device Performance
title_sort effects of etching variations on ge/si channel formation and device performance
topic Nano Express
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6068056/
https://www.ncbi.nlm.nih.gov/pubmed/30066213
http://dx.doi.org/10.1186/s11671-018-2631-1
work_keys_str_mv AT chenjiannlin effectsofetchingvariationsongesichannelformationanddeviceperformance
AT fuhyiinkuen effectsofetchingvariationsongesichannelformationanddeviceperformance
AT chuchunlin effectsofetchingvariationsongesichannelformationanddeviceperformance