Cargando…
Encapsulation of NEM Memory Switches for Monolithic-Three-Dimensional (M3D) CMOS–NEM Hybrid Circuits
Considering the isotropic release process of nanoelectromechanical systems (NEMSs), defining the active region of NEM memory switches is one of the most challenging process technologies for the implementation of monolithic-three-dimensional (M3D) CMOS–NEM hybrid circuits. In this paper, we propose a...
Autores principales: | , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2018
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6082272/ https://www.ncbi.nlm.nih.gov/pubmed/30424250 http://dx.doi.org/10.3390/mi9070317 |
_version_ | 1783345780378042368 |
---|---|
author | Jo, Hyun Chan Choi, Woo Young |
author_facet | Jo, Hyun Chan Choi, Woo Young |
author_sort | Jo, Hyun Chan |
collection | PubMed |
description | Considering the isotropic release process of nanoelectromechanical systems (NEMSs), defining the active region of NEM memory switches is one of the most challenging process technologies for the implementation of monolithic-three-dimensional (M3D) CMOS–NEM hybrid circuits. In this paper, we propose a novel encapsulation method of NEM memory switches. It uses alumina (Al(2)O(3)) passivation layers which are fully compatible with the CMOS baseline process. The Al(2)O(3) bottom passivation layer can protect intermetal dielectric (IMD) and metal interconnection layers from the vapor hydrogen fluoride (HF) etching process. Thus, the controllable formation of the cavity for the mechanical movement of NEM devices can be achieved without causing any damage to CMOS baseline circuits as well as metal interconnection lines. As a result, NEM memory switches can be located in any place and metal layer of an M3D CMOS–NEM hybrid chip, which makes circuit design easier and more volume efficient. The feasibility of our proposed method is verified based on experimental results. |
format | Online Article Text |
id | pubmed-6082272 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2018 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-60822722018-11-01 Encapsulation of NEM Memory Switches for Monolithic-Three-Dimensional (M3D) CMOS–NEM Hybrid Circuits Jo, Hyun Chan Choi, Woo Young Micromachines (Basel) Article Considering the isotropic release process of nanoelectromechanical systems (NEMSs), defining the active region of NEM memory switches is one of the most challenging process technologies for the implementation of monolithic-three-dimensional (M3D) CMOS–NEM hybrid circuits. In this paper, we propose a novel encapsulation method of NEM memory switches. It uses alumina (Al(2)O(3)) passivation layers which are fully compatible with the CMOS baseline process. The Al(2)O(3) bottom passivation layer can protect intermetal dielectric (IMD) and metal interconnection layers from the vapor hydrogen fluoride (HF) etching process. Thus, the controllable formation of the cavity for the mechanical movement of NEM devices can be achieved without causing any damage to CMOS baseline circuits as well as metal interconnection lines. As a result, NEM memory switches can be located in any place and metal layer of an M3D CMOS–NEM hybrid chip, which makes circuit design easier and more volume efficient. The feasibility of our proposed method is verified based on experimental results. MDPI 2018-06-23 /pmc/articles/PMC6082272/ /pubmed/30424250 http://dx.doi.org/10.3390/mi9070317 Text en © 2018 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Jo, Hyun Chan Choi, Woo Young Encapsulation of NEM Memory Switches for Monolithic-Three-Dimensional (M3D) CMOS–NEM Hybrid Circuits |
title | Encapsulation of NEM Memory Switches for Monolithic-Three-Dimensional (M3D) CMOS–NEM Hybrid Circuits |
title_full | Encapsulation of NEM Memory Switches for Monolithic-Three-Dimensional (M3D) CMOS–NEM Hybrid Circuits |
title_fullStr | Encapsulation of NEM Memory Switches for Monolithic-Three-Dimensional (M3D) CMOS–NEM Hybrid Circuits |
title_full_unstemmed | Encapsulation of NEM Memory Switches for Monolithic-Three-Dimensional (M3D) CMOS–NEM Hybrid Circuits |
title_short | Encapsulation of NEM Memory Switches for Monolithic-Three-Dimensional (M3D) CMOS–NEM Hybrid Circuits |
title_sort | encapsulation of nem memory switches for monolithic-three-dimensional (m3d) cmos–nem hybrid circuits |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6082272/ https://www.ncbi.nlm.nih.gov/pubmed/30424250 http://dx.doi.org/10.3390/mi9070317 |
work_keys_str_mv | AT johyunchan encapsulationofnemmemoryswitchesformonolithicthreedimensionalm3dcmosnemhybridcircuits AT choiwooyoung encapsulationofnemmemoryswitchesformonolithicthreedimensionalm3dcmosnemhybridcircuits |