Cargando…

Vertical WS(2)/SnS(2) van der Waals Heterostructure for Tunneling Transistors

Van der Waals heterostructures composed of two-dimensional (2D) transition metal dichalcogenides (TMD) materials have stimulated tremendous research interest in various device applications, especially in energy-efficient future-generation electronics. Such ultra-thin stacks as tunnel junction theore...

Descripción completa

Detalles Bibliográficos
Autores principales: Wang, Jiaxin, Jia, Rundong, Huang, Qianqian, Pan, Chen, Zhu, Jiadi, Wang, Huimin, Chen, Cheng, Zhang, Yawen, Yang, Yuchao, Song, Haisheng, Miao, Feng, Huang, Ru
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Nature Publishing Group UK 2018
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6288168/
https://www.ncbi.nlm.nih.gov/pubmed/30531791
http://dx.doi.org/10.1038/s41598-018-35661-4
_version_ 1783379746183184384
author Wang, Jiaxin
Jia, Rundong
Huang, Qianqian
Pan, Chen
Zhu, Jiadi
Wang, Huimin
Chen, Cheng
Zhang, Yawen
Yang, Yuchao
Song, Haisheng
Miao, Feng
Huang, Ru
author_facet Wang, Jiaxin
Jia, Rundong
Huang, Qianqian
Pan, Chen
Zhu, Jiadi
Wang, Huimin
Chen, Cheng
Zhang, Yawen
Yang, Yuchao
Song, Haisheng
Miao, Feng
Huang, Ru
author_sort Wang, Jiaxin
collection PubMed
description Van der Waals heterostructures composed of two-dimensional (2D) transition metal dichalcogenides (TMD) materials have stimulated tremendous research interest in various device applications, especially in energy-efficient future-generation electronics. Such ultra-thin stacks as tunnel junction theoretically present unprecedented possibilities of tunable relative band alignment and pristine interfaces, which enable significant performance enhancement for steep-slope tunneling transistors. In this work, the optimal 2D-2D heterostructure for tunneling transistors is presented and elaborately engineered, taking into consideration both electric properties and material stability. The key challenges, including band alignment and metal-to-2D semiconductor contact resistances, are optimized separately for integration. By using a new dry transfer technique for the vertical stack, the selected WS(2)/SnS(2) heterostructure-based tunneling transistor is fabricated for the first time, and exhibits superior performance with comparable on-state current and steeper subthreshold slope than conventional FET, as well as on-off current ratio over 10(6) which is among the highest value of 2D-2D tunneling transistors. A visible negative differential resistance feature is also observed. This work shows the great potential of 2D layered semiconductors for new heterostructure devices and can guide possible development of energy-efficient future-generation electronics.
format Online
Article
Text
id pubmed-6288168
institution National Center for Biotechnology Information
language English
publishDate 2018
publisher Nature Publishing Group UK
record_format MEDLINE/PubMed
spelling pubmed-62881682018-12-19 Vertical WS(2)/SnS(2) van der Waals Heterostructure for Tunneling Transistors Wang, Jiaxin Jia, Rundong Huang, Qianqian Pan, Chen Zhu, Jiadi Wang, Huimin Chen, Cheng Zhang, Yawen Yang, Yuchao Song, Haisheng Miao, Feng Huang, Ru Sci Rep Article Van der Waals heterostructures composed of two-dimensional (2D) transition metal dichalcogenides (TMD) materials have stimulated tremendous research interest in various device applications, especially in energy-efficient future-generation electronics. Such ultra-thin stacks as tunnel junction theoretically present unprecedented possibilities of tunable relative band alignment and pristine interfaces, which enable significant performance enhancement for steep-slope tunneling transistors. In this work, the optimal 2D-2D heterostructure for tunneling transistors is presented and elaborately engineered, taking into consideration both electric properties and material stability. The key challenges, including band alignment and metal-to-2D semiconductor contact resistances, are optimized separately for integration. By using a new dry transfer technique for the vertical stack, the selected WS(2)/SnS(2) heterostructure-based tunneling transistor is fabricated for the first time, and exhibits superior performance with comparable on-state current and steeper subthreshold slope than conventional FET, as well as on-off current ratio over 10(6) which is among the highest value of 2D-2D tunneling transistors. A visible negative differential resistance feature is also observed. This work shows the great potential of 2D layered semiconductors for new heterostructure devices and can guide possible development of energy-efficient future-generation electronics. Nature Publishing Group UK 2018-12-10 /pmc/articles/PMC6288168/ /pubmed/30531791 http://dx.doi.org/10.1038/s41598-018-35661-4 Text en © The Author(s) 2018 Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article’s Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article’s Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/.
spellingShingle Article
Wang, Jiaxin
Jia, Rundong
Huang, Qianqian
Pan, Chen
Zhu, Jiadi
Wang, Huimin
Chen, Cheng
Zhang, Yawen
Yang, Yuchao
Song, Haisheng
Miao, Feng
Huang, Ru
Vertical WS(2)/SnS(2) van der Waals Heterostructure for Tunneling Transistors
title Vertical WS(2)/SnS(2) van der Waals Heterostructure for Tunneling Transistors
title_full Vertical WS(2)/SnS(2) van der Waals Heterostructure for Tunneling Transistors
title_fullStr Vertical WS(2)/SnS(2) van der Waals Heterostructure for Tunneling Transistors
title_full_unstemmed Vertical WS(2)/SnS(2) van der Waals Heterostructure for Tunneling Transistors
title_short Vertical WS(2)/SnS(2) van der Waals Heterostructure for Tunneling Transistors
title_sort vertical ws(2)/sns(2) van der waals heterostructure for tunneling transistors
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6288168/
https://www.ncbi.nlm.nih.gov/pubmed/30531791
http://dx.doi.org/10.1038/s41598-018-35661-4
work_keys_str_mv AT wangjiaxin verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors
AT jiarundong verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors
AT huangqianqian verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors
AT panchen verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors
AT zhujiadi verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors
AT wanghuimin verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors
AT chencheng verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors
AT zhangyawen verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors
AT yangyuchao verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors
AT songhaisheng verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors
AT miaofeng verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors
AT huangru verticalws2sns2vanderwaalsheterostructurefortunnelingtransistors