Cargando…

Speeding Up the Write Operation for Multi-Level Cell Phase Change Memory with Programmable Ramp-Down Current Pulses

Multi-level cell (MLC) phase change memory (PCM) can not only effectively multiply the memory capacity while maintaining the cell area, but also has infinite potential in the application of the artificial neural network. The write and verify scheme is usually adopted to reduce the impact of device-t...

Descripción completa

Detalles Bibliográficos
Autores principales: Xie, Chenchen, Li, Xi, Chen, Houpeng, Li, Yang, Liu, Yuanguang, Wang, Qian, Ren, Kun, Song, Zhitang
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2019
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6680789/
https://www.ncbi.nlm.nih.gov/pubmed/31288410
http://dx.doi.org/10.3390/mi10070461
_version_ 1783441581762674688
author Xie, Chenchen
Li, Xi
Chen, Houpeng
Li, Yang
Liu, Yuanguang
Wang, Qian
Ren, Kun
Song, Zhitang
author_facet Xie, Chenchen
Li, Xi
Chen, Houpeng
Li, Yang
Liu, Yuanguang
Wang, Qian
Ren, Kun
Song, Zhitang
author_sort Xie, Chenchen
collection PubMed
description Multi-level cell (MLC) phase change memory (PCM) can not only effectively multiply the memory capacity while maintaining the cell area, but also has infinite potential in the application of the artificial neural network. The write and verify scheme is usually adopted to reduce the impact of device-to-device variability at the expense of a greater operation time and more power consumption. This paper proposes a novel write operation for multi-level cell phase change memory: Programmable ramp-down current pulses are utilized to program the RESET initialized memory cells to the expected resistance levels. In addition, a fully differential read circuit with an optional reference current source is employed to complete the readout operation. Eventually, a 2-bit/cell phase change memory chip is presented with a more efficient write operation of a single current pulse and a read access time of 65 ns. Some experiments are implemented to demonstrate the resistance distribution and the drift.
format Online
Article
Text
id pubmed-6680789
institution National Center for Biotechnology Information
language English
publishDate 2019
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-66807892019-08-09 Speeding Up the Write Operation for Multi-Level Cell Phase Change Memory with Programmable Ramp-Down Current Pulses Xie, Chenchen Li, Xi Chen, Houpeng Li, Yang Liu, Yuanguang Wang, Qian Ren, Kun Song, Zhitang Micromachines (Basel) Article Multi-level cell (MLC) phase change memory (PCM) can not only effectively multiply the memory capacity while maintaining the cell area, but also has infinite potential in the application of the artificial neural network. The write and verify scheme is usually adopted to reduce the impact of device-to-device variability at the expense of a greater operation time and more power consumption. This paper proposes a novel write operation for multi-level cell phase change memory: Programmable ramp-down current pulses are utilized to program the RESET initialized memory cells to the expected resistance levels. In addition, a fully differential read circuit with an optional reference current source is employed to complete the readout operation. Eventually, a 2-bit/cell phase change memory chip is presented with a more efficient write operation of a single current pulse and a read access time of 65 ns. Some experiments are implemented to demonstrate the resistance distribution and the drift. MDPI 2019-07-08 /pmc/articles/PMC6680789/ /pubmed/31288410 http://dx.doi.org/10.3390/mi10070461 Text en © 2019 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Xie, Chenchen
Li, Xi
Chen, Houpeng
Li, Yang
Liu, Yuanguang
Wang, Qian
Ren, Kun
Song, Zhitang
Speeding Up the Write Operation for Multi-Level Cell Phase Change Memory with Programmable Ramp-Down Current Pulses
title Speeding Up the Write Operation for Multi-Level Cell Phase Change Memory with Programmable Ramp-Down Current Pulses
title_full Speeding Up the Write Operation for Multi-Level Cell Phase Change Memory with Programmable Ramp-Down Current Pulses
title_fullStr Speeding Up the Write Operation for Multi-Level Cell Phase Change Memory with Programmable Ramp-Down Current Pulses
title_full_unstemmed Speeding Up the Write Operation for Multi-Level Cell Phase Change Memory with Programmable Ramp-Down Current Pulses
title_short Speeding Up the Write Operation for Multi-Level Cell Phase Change Memory with Programmable Ramp-Down Current Pulses
title_sort speeding up the write operation for multi-level cell phase change memory with programmable ramp-down current pulses
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6680789/
https://www.ncbi.nlm.nih.gov/pubmed/31288410
http://dx.doi.org/10.3390/mi10070461
work_keys_str_mv AT xiechenchen speedingupthewriteoperationformultilevelcellphasechangememorywithprogrammablerampdowncurrentpulses
AT lixi speedingupthewriteoperationformultilevelcellphasechangememorywithprogrammablerampdowncurrentpulses
AT chenhoupeng speedingupthewriteoperationformultilevelcellphasechangememorywithprogrammablerampdowncurrentpulses
AT liyang speedingupthewriteoperationformultilevelcellphasechangememorywithprogrammablerampdowncurrentpulses
AT liuyuanguang speedingupthewriteoperationformultilevelcellphasechangememorywithprogrammablerampdowncurrentpulses
AT wangqian speedingupthewriteoperationformultilevelcellphasechangememorywithprogrammablerampdowncurrentpulses
AT renkun speedingupthewriteoperationformultilevelcellphasechangememorywithprogrammablerampdowncurrentpulses
AT songzhitang speedingupthewriteoperationformultilevelcellphasechangememorywithprogrammablerampdowncurrentpulses