Cargando…

A low-cost concurrent TSV test architecture with lossless test output compression scheme

As the traditional IC design migrates to three-dimensional integrated circuits (3D-ICs) design, new challenges need to be considered carefully to solve its reliability and yield issues. 3D-ICs using through-silicon-vias (TSVs) can have latent defects such as resistive open and bridge defects, which...

Descripción completa

Detalles Bibliográficos
Autores principales: Lee, Young-woo, Lim, Hyunchan, Seo, Sungyoul, Cho, Keewon, Kang, Sungho
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Public Library of Science 2019
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6707603/
https://www.ncbi.nlm.nih.gov/pubmed/31442246
http://dx.doi.org/10.1371/journal.pone.0221043
_version_ 1783445884604776448
author Lee, Young-woo
Lim, Hyunchan
Seo, Sungyoul
Cho, Keewon
Kang, Sungho
author_facet Lee, Young-woo
Lim, Hyunchan
Seo, Sungyoul
Cho, Keewon
Kang, Sungho
author_sort Lee, Young-woo
collection PubMed
description As the traditional IC design migrates to three-dimensional integrated circuits (3D-ICs) design, new challenges need to be considered carefully to solve its reliability and yield issues. 3D-ICs using through-silicon-vias (TSVs) can have latent defects such as resistive open and bridge defects, which are caused by the thermal stress during the fabrication process. These latent defects lead to the deterioration of the electrical performance of TSVs caused by an undesired increase in the resistance-capacitance (RC) delay. For this reason, various post-bond test methodologies have been studied to improve the reliability of 3D-ICs. Cost reduction in these TSV test architectures is also currently being studied by decreasing various factors such as hardware overhead, test time, and the peak current consumption. Usually, a single test-clock-period is required to determine whether the test result contains the defective TSV. When the test result of any TSVs fails, we use another single test-clock-period to classify its defect type. In this paper, we propose a new TSV test architecture to transfer the combined test output of the test result and the specific defect type to the pad during the single test-clock-period. Our proposed test architecture also provides a reliable block-based concurrent testing to optimize the test time by dividing the die into concurrent blocks. The experimental results showed that our proposed test architecture could reduce the test time and the hardware overhead substantially by ensuring that the reasonable peak power consumption for mass production was reasonable without the test quality being adversely affected.
format Online
Article
Text
id pubmed-6707603
institution National Center for Biotechnology Information
language English
publishDate 2019
publisher Public Library of Science
record_format MEDLINE/PubMed
spelling pubmed-67076032019-09-04 A low-cost concurrent TSV test architecture with lossless test output compression scheme Lee, Young-woo Lim, Hyunchan Seo, Sungyoul Cho, Keewon Kang, Sungho PLoS One Research Article As the traditional IC design migrates to three-dimensional integrated circuits (3D-ICs) design, new challenges need to be considered carefully to solve its reliability and yield issues. 3D-ICs using through-silicon-vias (TSVs) can have latent defects such as resistive open and bridge defects, which are caused by the thermal stress during the fabrication process. These latent defects lead to the deterioration of the electrical performance of TSVs caused by an undesired increase in the resistance-capacitance (RC) delay. For this reason, various post-bond test methodologies have been studied to improve the reliability of 3D-ICs. Cost reduction in these TSV test architectures is also currently being studied by decreasing various factors such as hardware overhead, test time, and the peak current consumption. Usually, a single test-clock-period is required to determine whether the test result contains the defective TSV. When the test result of any TSVs fails, we use another single test-clock-period to classify its defect type. In this paper, we propose a new TSV test architecture to transfer the combined test output of the test result and the specific defect type to the pad during the single test-clock-period. Our proposed test architecture also provides a reliable block-based concurrent testing to optimize the test time by dividing the die into concurrent blocks. The experimental results showed that our proposed test architecture could reduce the test time and the hardware overhead substantially by ensuring that the reasonable peak power consumption for mass production was reasonable without the test quality being adversely affected. Public Library of Science 2019-08-23 /pmc/articles/PMC6707603/ /pubmed/31442246 http://dx.doi.org/10.1371/journal.pone.0221043 Text en © 2019 Lee et al http://creativecommons.org/licenses/by/4.0/ This is an open access article distributed under the terms of the Creative Commons Attribution License (http://creativecommons.org/licenses/by/4.0/) , which permits unrestricted use, distribution, and reproduction in any medium, provided the original author and source are credited.
spellingShingle Research Article
Lee, Young-woo
Lim, Hyunchan
Seo, Sungyoul
Cho, Keewon
Kang, Sungho
A low-cost concurrent TSV test architecture with lossless test output compression scheme
title A low-cost concurrent TSV test architecture with lossless test output compression scheme
title_full A low-cost concurrent TSV test architecture with lossless test output compression scheme
title_fullStr A low-cost concurrent TSV test architecture with lossless test output compression scheme
title_full_unstemmed A low-cost concurrent TSV test architecture with lossless test output compression scheme
title_short A low-cost concurrent TSV test architecture with lossless test output compression scheme
title_sort low-cost concurrent tsv test architecture with lossless test output compression scheme
topic Research Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6707603/
https://www.ncbi.nlm.nih.gov/pubmed/31442246
http://dx.doi.org/10.1371/journal.pone.0221043
work_keys_str_mv AT leeyoungwoo alowcostconcurrenttsvtestarchitecturewithlosslesstestoutputcompressionscheme
AT limhyunchan alowcostconcurrenttsvtestarchitecturewithlosslesstestoutputcompressionscheme
AT seosungyoul alowcostconcurrenttsvtestarchitecturewithlosslesstestoutputcompressionscheme
AT chokeewon alowcostconcurrenttsvtestarchitecturewithlosslesstestoutputcompressionscheme
AT kangsungho alowcostconcurrenttsvtestarchitecturewithlosslesstestoutputcompressionscheme
AT leeyoungwoo lowcostconcurrenttsvtestarchitecturewithlosslesstestoutputcompressionscheme
AT limhyunchan lowcostconcurrenttsvtestarchitecturewithlosslesstestoutputcompressionscheme
AT seosungyoul lowcostconcurrenttsvtestarchitecturewithlosslesstestoutputcompressionscheme
AT chokeewon lowcostconcurrenttsvtestarchitecturewithlosslesstestoutputcompressionscheme
AT kangsungho lowcostconcurrenttsvtestarchitecturewithlosslesstestoutputcompressionscheme