Cargando…
Voltage-Polarity Dependent Programming Behaviors of Amorphous In–Ga–Zn–O Thin-Film Transistor Memory with an Atomic-Layer-Deposited ZnO Charge Trapping Layer
Amorphous In–Ga–Zn-O (a-IGZO) thin-film transistor (TFT) memories are attracting many interests for future system-on-panel applications; however, they usually exhibit a poor erasing efficiency. In this article, we investigate voltage-polarity-dependent programming behaviors of an a-IGZO TFT memory w...
Autores principales: | , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Springer US
2019
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6889102/ https://www.ncbi.nlm.nih.gov/pubmed/31792629 http://dx.doi.org/10.1186/s11671-019-3204-7 |
_version_ | 1783475348026949632 |
---|---|
author | Liu, Dan-Dan Liu, Wen-Jun Pei, Jun-Xiang Xie, Lin-Yan Huo, Jingyong Wu, Xiaohan Ding, Shi-Jin |
author_facet | Liu, Dan-Dan Liu, Wen-Jun Pei, Jun-Xiang Xie, Lin-Yan Huo, Jingyong Wu, Xiaohan Ding, Shi-Jin |
author_sort | Liu, Dan-Dan |
collection | PubMed |
description | Amorphous In–Ga–Zn-O (a-IGZO) thin-film transistor (TFT) memories are attracting many interests for future system-on-panel applications; however, they usually exhibit a poor erasing efficiency. In this article, we investigate voltage-polarity-dependent programming behaviors of an a-IGZO TFT memory with an atomic-layer-deposited ZnO charge trapping layer (CTL). The pristine devices demonstrate electrically programmable characteristics not only under positive gate biases but also under negative gate biases. In particular, the latter can generate a much higher programming efficiency than the former. Upon applying a gate bias pulse of +13 V/1 μs, the device shows a threshold voltage shift (ΔV(th)) of 2 V; and the ΔV(th) is as large as −6.5 V for a gate bias pulse of −13 V/1 μs. In the case of 12 V/1 ms programming (P) and −12 V/10 μs erasing (E), a memory window as large as 7.2 V can be achieved at 10(3) of P/E cycles. By comparing the ZnO CTLs annealed in O(2) or N(2) with the as-deposited one, it is concluded that the oxygen vacancy (V(O))-related defects dominate the bipolar programming characteristics of the TFT memory devices. For programming at positive gate voltage, electrons are injected from the IGZO channel into the ZnO layer and preferentially trapped at deep levels of singly ionized oxygen vacancy (V(O) (+)) and doubly ionized oxygen vacancy (V(O) (2+)). Regarding programming at negative gate voltage, electrons are de-trapped easily from neutral oxygen vacancies because of shallow donors and tunnel back to the channel. This thus leads to highly efficient erasing by the formation of additional ionized oxygen vacancies with positive charges. |
format | Online Article Text |
id | pubmed-6889102 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2019 |
publisher | Springer US |
record_format | MEDLINE/PubMed |
spelling | pubmed-68891022019-12-16 Voltage-Polarity Dependent Programming Behaviors of Amorphous In–Ga–Zn–O Thin-Film Transistor Memory with an Atomic-Layer-Deposited ZnO Charge Trapping Layer Liu, Dan-Dan Liu, Wen-Jun Pei, Jun-Xiang Xie, Lin-Yan Huo, Jingyong Wu, Xiaohan Ding, Shi-Jin Nanoscale Res Lett Nano Express Amorphous In–Ga–Zn-O (a-IGZO) thin-film transistor (TFT) memories are attracting many interests for future system-on-panel applications; however, they usually exhibit a poor erasing efficiency. In this article, we investigate voltage-polarity-dependent programming behaviors of an a-IGZO TFT memory with an atomic-layer-deposited ZnO charge trapping layer (CTL). The pristine devices demonstrate electrically programmable characteristics not only under positive gate biases but also under negative gate biases. In particular, the latter can generate a much higher programming efficiency than the former. Upon applying a gate bias pulse of +13 V/1 μs, the device shows a threshold voltage shift (ΔV(th)) of 2 V; and the ΔV(th) is as large as −6.5 V for a gate bias pulse of −13 V/1 μs. In the case of 12 V/1 ms programming (P) and −12 V/10 μs erasing (E), a memory window as large as 7.2 V can be achieved at 10(3) of P/E cycles. By comparing the ZnO CTLs annealed in O(2) or N(2) with the as-deposited one, it is concluded that the oxygen vacancy (V(O))-related defects dominate the bipolar programming characteristics of the TFT memory devices. For programming at positive gate voltage, electrons are injected from the IGZO channel into the ZnO layer and preferentially trapped at deep levels of singly ionized oxygen vacancy (V(O) (+)) and doubly ionized oxygen vacancy (V(O) (2+)). Regarding programming at negative gate voltage, electrons are de-trapped easily from neutral oxygen vacancies because of shallow donors and tunnel back to the channel. This thus leads to highly efficient erasing by the formation of additional ionized oxygen vacancies with positive charges. Springer US 2019-12-02 /pmc/articles/PMC6889102/ /pubmed/31792629 http://dx.doi.org/10.1186/s11671-019-3204-7 Text en © The Author(s). 2019 Open AccessThis article is distributed under the terms of the Creative Commons Attribution 4.0 International License (http://creativecommons.org/licenses/by/4.0/), which permits unrestricted use, distribution, and reproduction in any medium, provided you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. |
spellingShingle | Nano Express Liu, Dan-Dan Liu, Wen-Jun Pei, Jun-Xiang Xie, Lin-Yan Huo, Jingyong Wu, Xiaohan Ding, Shi-Jin Voltage-Polarity Dependent Programming Behaviors of Amorphous In–Ga–Zn–O Thin-Film Transistor Memory with an Atomic-Layer-Deposited ZnO Charge Trapping Layer |
title | Voltage-Polarity Dependent Programming Behaviors of Amorphous In–Ga–Zn–O Thin-Film Transistor Memory with an Atomic-Layer-Deposited ZnO Charge Trapping Layer |
title_full | Voltage-Polarity Dependent Programming Behaviors of Amorphous In–Ga–Zn–O Thin-Film Transistor Memory with an Atomic-Layer-Deposited ZnO Charge Trapping Layer |
title_fullStr | Voltage-Polarity Dependent Programming Behaviors of Amorphous In–Ga–Zn–O Thin-Film Transistor Memory with an Atomic-Layer-Deposited ZnO Charge Trapping Layer |
title_full_unstemmed | Voltage-Polarity Dependent Programming Behaviors of Amorphous In–Ga–Zn–O Thin-Film Transistor Memory with an Atomic-Layer-Deposited ZnO Charge Trapping Layer |
title_short | Voltage-Polarity Dependent Programming Behaviors of Amorphous In–Ga–Zn–O Thin-Film Transistor Memory with an Atomic-Layer-Deposited ZnO Charge Trapping Layer |
title_sort | voltage-polarity dependent programming behaviors of amorphous in–ga–zn–o thin-film transistor memory with an atomic-layer-deposited zno charge trapping layer |
topic | Nano Express |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC6889102/ https://www.ncbi.nlm.nih.gov/pubmed/31792629 http://dx.doi.org/10.1186/s11671-019-3204-7 |
work_keys_str_mv | AT liudandan voltagepolaritydependentprogrammingbehaviorsofamorphousingaznothinfilmtransistormemorywithanatomiclayerdepositedznochargetrappinglayer AT liuwenjun voltagepolaritydependentprogrammingbehaviorsofamorphousingaznothinfilmtransistormemorywithanatomiclayerdepositedznochargetrappinglayer AT peijunxiang voltagepolaritydependentprogrammingbehaviorsofamorphousingaznothinfilmtransistormemorywithanatomiclayerdepositedznochargetrappinglayer AT xielinyan voltagepolaritydependentprogrammingbehaviorsofamorphousingaznothinfilmtransistormemorywithanatomiclayerdepositedznochargetrappinglayer AT huojingyong voltagepolaritydependentprogrammingbehaviorsofamorphousingaznothinfilmtransistormemorywithanatomiclayerdepositedznochargetrappinglayer AT wuxiaohan voltagepolaritydependentprogrammingbehaviorsofamorphousingaznothinfilmtransistormemorywithanatomiclayerdepositedznochargetrappinglayer AT dingshijin voltagepolaritydependentprogrammingbehaviorsofamorphousingaznothinfilmtransistormemorywithanatomiclayerdepositedznochargetrappinglayer |