Cargando…
An 8.8 ps RMS Resolution Time-To-Digital Converter Implemented in a 60 nm FPGA with Real-Time Temperature Correction
This paper presented a non-uniform multiphase (NUMP) time-to-digital converter (TDC) implemented in a field-programmable gate array (FPGA) with real-time automatic temperature compensation. NUMP-TDC is a novel, low-cost, high-performance TDC that has achieved an excellent performance in Altera Cyclo...
Autores principales: | Song, Zhipeng, Zhao, Zhixiang, Yu, Hongsen, Yang, Jingwu, Zhang, Xi, Sui, Tengjie, Xu, Jianfeng, Xie, Siwei, Huang, Qiu, Peng, Qiyu |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2020
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7218734/ https://www.ncbi.nlm.nih.gov/pubmed/32290511 http://dx.doi.org/10.3390/s20082172 |
Ejemplares similares
-
A multichannel time-to-digital converter ASIC with better than 3 ps RMS time resolution
por: Perktold, L, et al.
Publicado: (2014) -
A Low Temperature Coefficient Time-to-Digital Converter with 1.3 ps Resolution Implemented in a 28 nm FPGA
por: Mao, Xiangyu, et al.
Publicado: (2022) -
A flash high-precision time-to-digital converter implemented in FPGA technology
por: Branchini, P, et al.
Publicado: (2009) -
The ARAGORN front-end—An FPGA based implementation of a Time-to-Digital Converter
por: Büchele, M., et al.
Publicado: (2017) -
Optical Simulation and Experimental Assessment with Time–Walk Correction of TOF–PET Detectors with Multi-Ended Readouts †
por: Xie, Siwei, et al.
Publicado: (2021)