Cargando…

On the Evaluation of SEU Effects on AXI Interconnect Within AP-SoCs

G-Programmable System-on-Chips offering the union of a processor system with a programmable hardware gave rise to applications that choose hardware acceleration to offload and parallelize computationally demanding tasks. Due to flexibility and performance they provide at low cost, these devices are...

Descripción completa

Detalles Bibliográficos
Autores principales: De Sio, Corrado, Azimi, Sarah, Sterpone, Luca
Formato: Online Artículo Texto
Lenguaje:English
Publicado: 2020
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7343411/
http://dx.doi.org/10.1007/978-3-030-52794-5_16
_version_ 1783555751303708672
author De Sio, Corrado
Azimi, Sarah
Sterpone, Luca
author_facet De Sio, Corrado
Azimi, Sarah
Sterpone, Luca
author_sort De Sio, Corrado
collection PubMed
description G-Programmable System-on-Chips offering the union of a processor system with a programmable hardware gave rise to applications that choose hardware acceleration to offload and parallelize computationally demanding tasks. Due to flexibility and performance they provide at low cost, these devices are also appealing for several applications in avionics, aerospace and automotive sectors, where reliability is the main concern. In particular, the interconnection architecture, and especially the AXI Interconnection for FPGA-accelerated applications, plays a critical role in these systems. This paper presents a reliability analysis of the AXI Interconnect IP Core implemented on Zynq-7000 AP-SoC against SEUs in the configuration memory of the programmable logic. The analysis has been conducted performing a fault injection campaign on the specific section of the configuration memory implementing the IP Core under test, which has been implemented within a benchmark design. The results are analyzed and classified, highlighting the criticality of the AXI Interconnect IP Core as a point of failure, especially for SEU-hardened hardware accelerator relying on mitigation techniques based on fine-grained and coarse-grained replication.
format Online
Article
Text
id pubmed-7343411
institution National Center for Biotechnology Information
language English
publishDate 2020
record_format MEDLINE/PubMed
spelling pubmed-73434112020-07-09 On the Evaluation of SEU Effects on AXI Interconnect Within AP-SoCs De Sio, Corrado Azimi, Sarah Sterpone, Luca Architecture of Computing Systems – ARCS 2020 Article G-Programmable System-on-Chips offering the union of a processor system with a programmable hardware gave rise to applications that choose hardware acceleration to offload and parallelize computationally demanding tasks. Due to flexibility and performance they provide at low cost, these devices are also appealing for several applications in avionics, aerospace and automotive sectors, where reliability is the main concern. In particular, the interconnection architecture, and especially the AXI Interconnection for FPGA-accelerated applications, plays a critical role in these systems. This paper presents a reliability analysis of the AXI Interconnect IP Core implemented on Zynq-7000 AP-SoC against SEUs in the configuration memory of the programmable logic. The analysis has been conducted performing a fault injection campaign on the specific section of the configuration memory implementing the IP Core under test, which has been implemented within a benchmark design. The results are analyzed and classified, highlighting the criticality of the AXI Interconnect IP Core as a point of failure, especially for SEU-hardened hardware accelerator relying on mitigation techniques based on fine-grained and coarse-grained replication. 2020-06-12 /pmc/articles/PMC7343411/ http://dx.doi.org/10.1007/978-3-030-52794-5_16 Text en © Springer Nature Switzerland AG 2020 This article is made available via the PMC Open Access Subset for unrestricted research re-use and secondary analysis in any form or by any means with acknowledgement of the original source. These permissions are granted for the duration of the World Health Organization (WHO) declaration of COVID-19 as a global pandemic.
spellingShingle Article
De Sio, Corrado
Azimi, Sarah
Sterpone, Luca
On the Evaluation of SEU Effects on AXI Interconnect Within AP-SoCs
title On the Evaluation of SEU Effects on AXI Interconnect Within AP-SoCs
title_full On the Evaluation of SEU Effects on AXI Interconnect Within AP-SoCs
title_fullStr On the Evaluation of SEU Effects on AXI Interconnect Within AP-SoCs
title_full_unstemmed On the Evaluation of SEU Effects on AXI Interconnect Within AP-SoCs
title_short On the Evaluation of SEU Effects on AXI Interconnect Within AP-SoCs
title_sort on the evaluation of seu effects on axi interconnect within ap-socs
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7343411/
http://dx.doi.org/10.1007/978-3-030-52794-5_16
work_keys_str_mv AT desiocorrado ontheevaluationofseueffectsonaxiinterconnectwithinapsocs
AT azimisarah ontheevaluationofseueffectsonaxiinterconnectwithinapsocs
AT sterponeluca ontheevaluationofseueffectsonaxiinterconnectwithinapsocs