Cargando…
Robust In-Zn-O Thin-Film Transistors with a Bilayer Heterostructure Design and a Low-Temperature Fabrication Process Using Vacuum and Solution Deposited Layers
[Image: see text] We report on the design, fabrication, and characterization of heterostructure In-Zn-O (IZO) thin-film transistors (TFTs) with improved performance characteristics and robust operation. The heterostructure layer is fabricated by stacking a solution-processed IZO film on top of a buf...
Autores principales: | , , , , , , , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
American Chemical Society
2020
|
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7469374/ https://www.ncbi.nlm.nih.gov/pubmed/32905305 http://dx.doi.org/10.1021/acsomega.0c02225 |
_version_ | 1783578413347373056 |
---|---|
author | Bang, Sang Yun Mocanu, Felix C. Lee, Tae Hoon Yang, Jiajie Zhan, Shijie Jung, Sung-Min Shin, Dong-Wook Suh, Yo-Han Fan, Xiang-Bing Lee, Sanghyo Choi, Hyung Woo Occhipinti, Luigi G. Han, Soo Deok Kim, Jong Min |
author_facet | Bang, Sang Yun Mocanu, Felix C. Lee, Tae Hoon Yang, Jiajie Zhan, Shijie Jung, Sung-Min Shin, Dong-Wook Suh, Yo-Han Fan, Xiang-Bing Lee, Sanghyo Choi, Hyung Woo Occhipinti, Luigi G. Han, Soo Deok Kim, Jong Min |
author_sort | Bang, Sang Yun |
collection | PubMed |
description | [Image: see text] We report on the design, fabrication, and characterization of heterostructure In-Zn-O (IZO) thin-film transistors (TFTs) with improved performance characteristics and robust operation. The heterostructure layer is fabricated by stacking a solution-processed IZO film on top of a buffer layer, which is deposited previously using an electron beam (e-beam) evaporator. A thin buffer layer at the dielectric interface can help to template the structure of the channel. The control of the precursors and of the solvent used during the sol–gel process can help lower the temperature needed for the sol–gel condensation reaction to proceed cleanly. This boosts the overall performance of the device with a significantly reduced subthreshold swing, a four-fold mobility increase, and a two-order of magnitude larger on/off ratio. Atomistic simulations of the a-IZO structure using molecular dynamics (both classical and ab initio) and hybrid density functional theory (DFT) calculations of the electronic structure reveal the potential atomic origin of these effects. |
format | Online Article Text |
id | pubmed-7469374 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2020 |
publisher | American Chemical Society |
record_format | MEDLINE/PubMed |
spelling | pubmed-74693742020-09-04 Robust In-Zn-O Thin-Film Transistors with a Bilayer Heterostructure Design and a Low-Temperature Fabrication Process Using Vacuum and Solution Deposited Layers Bang, Sang Yun Mocanu, Felix C. Lee, Tae Hoon Yang, Jiajie Zhan, Shijie Jung, Sung-Min Shin, Dong-Wook Suh, Yo-Han Fan, Xiang-Bing Lee, Sanghyo Choi, Hyung Woo Occhipinti, Luigi G. Han, Soo Deok Kim, Jong Min ACS Omega [Image: see text] We report on the design, fabrication, and characterization of heterostructure In-Zn-O (IZO) thin-film transistors (TFTs) with improved performance characteristics and robust operation. The heterostructure layer is fabricated by stacking a solution-processed IZO film on top of a buffer layer, which is deposited previously using an electron beam (e-beam) evaporator. A thin buffer layer at the dielectric interface can help to template the structure of the channel. The control of the precursors and of the solvent used during the sol–gel process can help lower the temperature needed for the sol–gel condensation reaction to proceed cleanly. This boosts the overall performance of the device with a significantly reduced subthreshold swing, a four-fold mobility increase, and a two-order of magnitude larger on/off ratio. Atomistic simulations of the a-IZO structure using molecular dynamics (both classical and ab initio) and hybrid density functional theory (DFT) calculations of the electronic structure reveal the potential atomic origin of these effects. American Chemical Society 2020-08-19 /pmc/articles/PMC7469374/ /pubmed/32905305 http://dx.doi.org/10.1021/acsomega.0c02225 Text en Copyright © 2020 American Chemical Society This is an open access article published under a Creative Commons Attribution (CC-BY) License (http://pubs.acs.org/page/policy/authorchoice_ccby_termsofuse.html) , which permits unrestricted use, distribution and reproduction in any medium, provided the author and source are cited. |
spellingShingle | Bang, Sang Yun Mocanu, Felix C. Lee, Tae Hoon Yang, Jiajie Zhan, Shijie Jung, Sung-Min Shin, Dong-Wook Suh, Yo-Han Fan, Xiang-Bing Lee, Sanghyo Choi, Hyung Woo Occhipinti, Luigi G. Han, Soo Deok Kim, Jong Min Robust In-Zn-O Thin-Film Transistors with a Bilayer Heterostructure Design and a Low-Temperature Fabrication Process Using Vacuum and Solution Deposited Layers |
title | Robust In-Zn-O Thin-Film Transistors with a
Bilayer Heterostructure Design and a Low-Temperature Fabrication Process
Using Vacuum and Solution Deposited Layers |
title_full | Robust In-Zn-O Thin-Film Transistors with a
Bilayer Heterostructure Design and a Low-Temperature Fabrication Process
Using Vacuum and Solution Deposited Layers |
title_fullStr | Robust In-Zn-O Thin-Film Transistors with a
Bilayer Heterostructure Design and a Low-Temperature Fabrication Process
Using Vacuum and Solution Deposited Layers |
title_full_unstemmed | Robust In-Zn-O Thin-Film Transistors with a
Bilayer Heterostructure Design and a Low-Temperature Fabrication Process
Using Vacuum and Solution Deposited Layers |
title_short | Robust In-Zn-O Thin-Film Transistors with a
Bilayer Heterostructure Design and a Low-Temperature Fabrication Process
Using Vacuum and Solution Deposited Layers |
title_sort | robust in-zn-o thin-film transistors with a
bilayer heterostructure design and a low-temperature fabrication process
using vacuum and solution deposited layers |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7469374/ https://www.ncbi.nlm.nih.gov/pubmed/32905305 http://dx.doi.org/10.1021/acsomega.0c02225 |
work_keys_str_mv | AT bangsangyun robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT mocanufelixc robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT leetaehoon robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT yangjiajie robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT zhanshijie robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT jungsungmin robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT shindongwook robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT suhyohan robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT fanxiangbing robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT leesanghyo robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT choihyungwoo robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT occhipintiluigig robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT hansoodeok robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers AT kimjongmin robustinznothinfilmtransistorswithabilayerheterostructuredesignandalowtemperaturefabricationprocessusingvacuumandsolutiondepositedlayers |