Cargando…
High Breakdown Voltage and Low Buffer Trapping in Superlattice GaN-on-Silicon Heterostructures for High Voltage Applications
The aim of this work is to demonstrate high breakdown voltage and low buffer trapping in superlattice GaN-on-Silicon heterostructures for high voltage applications. To this aim, we compared two structures, one based on a step-graded (SG) buffer (reference structure), and another based on a superlatt...
Autores principales: | , , , , , , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2020
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7579583/ https://www.ncbi.nlm.nih.gov/pubmed/32992721 http://dx.doi.org/10.3390/ma13194271 |
_version_ | 1783598624072007680 |
---|---|
author | Tajalli, Alaleh Meneghini, Matteo Besendörfer, Sven Kabouche, Riad Abid, Idriss Püsche, Roland Derluyn, Joff Degroote, Stefan Germain, Marianne Meissner, Elke Zanoni, Enrico Medjdoub, Farid Meneghesso, Gaudenzio |
author_facet | Tajalli, Alaleh Meneghini, Matteo Besendörfer, Sven Kabouche, Riad Abid, Idriss Püsche, Roland Derluyn, Joff Degroote, Stefan Germain, Marianne Meissner, Elke Zanoni, Enrico Medjdoub, Farid Meneghesso, Gaudenzio |
author_sort | Tajalli, Alaleh |
collection | PubMed |
description | The aim of this work is to demonstrate high breakdown voltage and low buffer trapping in superlattice GaN-on-Silicon heterostructures for high voltage applications. To this aim, we compared two structures, one based on a step-graded (SG) buffer (reference structure), and another based on a superlattice (SL). In particular, we show that: (i) the use of an SL allows us to push the vertical breakdown voltage above 1500 V on a 5 µm stack, with a simultaneous decrease in vertical leakage current, as compared to the reference GaN-based epi-structure using a thicker buffer thickness. This is ascribed to the better strain relaxation, as confirmed by X-Ray Diffraction data, and to a lower clustering of dislocations, as confirmed by Defect Selective Etching and Cathodoluminescence mappings. (ii) SL-based samples have significantly lower buffer trapping, as confirmed by substrate ramp measurements. (iii) Backgating transient analysis indicated that traps are located below the two-dimensional electron gas, and are related to C(N) defects. (iv) The signature of these traps is significantly reduced on devices with SL. This can be explained by the lower vertical leakage (filling of acceptors via electron injection) or by the slightly lower incorporation of C in the SL buffer, due to the slower growth process. SL-based buffers therefore represent a viable solution for the fabrication of high voltage GaN transistors on silicon substrate, and for the simultaneous reduction of trapping processes. |
format | Online Article Text |
id | pubmed-7579583 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2020 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-75795832020-10-29 High Breakdown Voltage and Low Buffer Trapping in Superlattice GaN-on-Silicon Heterostructures for High Voltage Applications Tajalli, Alaleh Meneghini, Matteo Besendörfer, Sven Kabouche, Riad Abid, Idriss Püsche, Roland Derluyn, Joff Degroote, Stefan Germain, Marianne Meissner, Elke Zanoni, Enrico Medjdoub, Farid Meneghesso, Gaudenzio Materials (Basel) Article The aim of this work is to demonstrate high breakdown voltage and low buffer trapping in superlattice GaN-on-Silicon heterostructures for high voltage applications. To this aim, we compared two structures, one based on a step-graded (SG) buffer (reference structure), and another based on a superlattice (SL). In particular, we show that: (i) the use of an SL allows us to push the vertical breakdown voltage above 1500 V on a 5 µm stack, with a simultaneous decrease in vertical leakage current, as compared to the reference GaN-based epi-structure using a thicker buffer thickness. This is ascribed to the better strain relaxation, as confirmed by X-Ray Diffraction data, and to a lower clustering of dislocations, as confirmed by Defect Selective Etching and Cathodoluminescence mappings. (ii) SL-based samples have significantly lower buffer trapping, as confirmed by substrate ramp measurements. (iii) Backgating transient analysis indicated that traps are located below the two-dimensional electron gas, and are related to C(N) defects. (iv) The signature of these traps is significantly reduced on devices with SL. This can be explained by the lower vertical leakage (filling of acceptors via electron injection) or by the slightly lower incorporation of C in the SL buffer, due to the slower growth process. SL-based buffers therefore represent a viable solution for the fabrication of high voltage GaN transistors on silicon substrate, and for the simultaneous reduction of trapping processes. MDPI 2020-09-25 /pmc/articles/PMC7579583/ /pubmed/32992721 http://dx.doi.org/10.3390/ma13194271 Text en © 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Tajalli, Alaleh Meneghini, Matteo Besendörfer, Sven Kabouche, Riad Abid, Idriss Püsche, Roland Derluyn, Joff Degroote, Stefan Germain, Marianne Meissner, Elke Zanoni, Enrico Medjdoub, Farid Meneghesso, Gaudenzio High Breakdown Voltage and Low Buffer Trapping in Superlattice GaN-on-Silicon Heterostructures for High Voltage Applications |
title | High Breakdown Voltage and Low Buffer Trapping in Superlattice GaN-on-Silicon Heterostructures for High Voltage Applications |
title_full | High Breakdown Voltage and Low Buffer Trapping in Superlattice GaN-on-Silicon Heterostructures for High Voltage Applications |
title_fullStr | High Breakdown Voltage and Low Buffer Trapping in Superlattice GaN-on-Silicon Heterostructures for High Voltage Applications |
title_full_unstemmed | High Breakdown Voltage and Low Buffer Trapping in Superlattice GaN-on-Silicon Heterostructures for High Voltage Applications |
title_short | High Breakdown Voltage and Low Buffer Trapping in Superlattice GaN-on-Silicon Heterostructures for High Voltage Applications |
title_sort | high breakdown voltage and low buffer trapping in superlattice gan-on-silicon heterostructures for high voltage applications |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7579583/ https://www.ncbi.nlm.nih.gov/pubmed/32992721 http://dx.doi.org/10.3390/ma13194271 |
work_keys_str_mv | AT tajallialaleh highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT meneghinimatteo highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT besendorfersven highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT kaboucheriad highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT abididriss highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT puscheroland highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT derluynjoff highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT degrootestefan highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT germainmarianne highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT meissnerelke highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT zanonienrico highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT medjdoubfarid highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications AT meneghessogaudenzio highbreakdownvoltageandlowbuffertrappinginsuperlatticeganonsiliconheterostructuresforhighvoltageapplications |