Cargando…
Characterization of Electrical Traps Formed in Al(2)O(3) under Various ALD Conditions
Frequency dispersion in the accumulation region seen in multifrequency capacitance–voltage characterization, which is believed to be caused mainly by border traps, is a concerning issue in present-day devices. Because these traps are a fundamental property of oxides, their formation is expected to b...
Autores principales: | , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2020
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7767157/ https://www.ncbi.nlm.nih.gov/pubmed/33352772 http://dx.doi.org/10.3390/ma13245809 |
_version_ | 1783628889864536064 |
---|---|
author | Rahman, Md. Mamunur Shin, Ki-Yong Kim, Tae-Woo |
author_facet | Rahman, Md. Mamunur Shin, Ki-Yong Kim, Tae-Woo |
author_sort | Rahman, Md. Mamunur |
collection | PubMed |
description | Frequency dispersion in the accumulation region seen in multifrequency capacitance–voltage characterization, which is believed to be caused mainly by border traps, is a concerning issue in present-day devices. Because these traps are a fundamental property of oxides, their formation is expected to be affected to some extent by the parameters of oxide growth caused by atomic layer deposition (ALD). In this study, the effects of variation in two ALD conditions, deposition temperature and purge time, on the formation of near-interfacial oxide traps in the Al(2)O(3) dielectric are examined. In addition to the evaluation of these border traps, the most commonly examined electrical traps—i.e., interface traps—are also investigated along with the hysteresis, permittivity, reliability, and leakage current. The results reveal that a higher deposition temperature helps to minimize the formation of border traps and suppress leakage current but adversely affects the oxide/semiconductor interface and the permittivity of the deposited film. In contrast, a longer purge time provides a high-quality atomic-layer-deposited film which has fewer electrical traps and reasonable values of permittivity and breakdown voltage. These findings indicate that a moderate ALD temperature along with a sufficiently long purge time will provide an oxide film with fewer electrical traps, a reasonable permittivity, and a low leakage current. |
format | Online Article Text |
id | pubmed-7767157 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2020 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-77671572020-12-28 Characterization of Electrical Traps Formed in Al(2)O(3) under Various ALD Conditions Rahman, Md. Mamunur Shin, Ki-Yong Kim, Tae-Woo Materials (Basel) Article Frequency dispersion in the accumulation region seen in multifrequency capacitance–voltage characterization, which is believed to be caused mainly by border traps, is a concerning issue in present-day devices. Because these traps are a fundamental property of oxides, their formation is expected to be affected to some extent by the parameters of oxide growth caused by atomic layer deposition (ALD). In this study, the effects of variation in two ALD conditions, deposition temperature and purge time, on the formation of near-interfacial oxide traps in the Al(2)O(3) dielectric are examined. In addition to the evaluation of these border traps, the most commonly examined electrical traps—i.e., interface traps—are also investigated along with the hysteresis, permittivity, reliability, and leakage current. The results reveal that a higher deposition temperature helps to minimize the formation of border traps and suppress leakage current but adversely affects the oxide/semiconductor interface and the permittivity of the deposited film. In contrast, a longer purge time provides a high-quality atomic-layer-deposited film which has fewer electrical traps and reasonable values of permittivity and breakdown voltage. These findings indicate that a moderate ALD temperature along with a sufficiently long purge time will provide an oxide film with fewer electrical traps, a reasonable permittivity, and a low leakage current. MDPI 2020-12-19 /pmc/articles/PMC7767157/ /pubmed/33352772 http://dx.doi.org/10.3390/ma13245809 Text en © 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Rahman, Md. Mamunur Shin, Ki-Yong Kim, Tae-Woo Characterization of Electrical Traps Formed in Al(2)O(3) under Various ALD Conditions |
title | Characterization of Electrical Traps Formed in Al(2)O(3) under Various ALD Conditions |
title_full | Characterization of Electrical Traps Formed in Al(2)O(3) under Various ALD Conditions |
title_fullStr | Characterization of Electrical Traps Formed in Al(2)O(3) under Various ALD Conditions |
title_full_unstemmed | Characterization of Electrical Traps Formed in Al(2)O(3) under Various ALD Conditions |
title_short | Characterization of Electrical Traps Formed in Al(2)O(3) under Various ALD Conditions |
title_sort | characterization of electrical traps formed in al(2)o(3) under various ald conditions |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC7767157/ https://www.ncbi.nlm.nih.gov/pubmed/33352772 http://dx.doi.org/10.3390/ma13245809 |
work_keys_str_mv | AT rahmanmdmamunur characterizationofelectricaltrapsformedinal2o3undervariousaldconditions AT shinkiyong characterizationofelectricaltrapsformedinal2o3undervariousaldconditions AT kimtaewoo characterizationofelectricaltrapsformedinal2o3undervariousaldconditions |