Cargando…

Analysis of Leakage Current of HfO(2)/TaO(x)-Based 3-D Vertical Resistive Random Access Memory Array

Three-dimensional vertical resistive random access memory (VRRAM) is proposed as a promising candidate for increasing resistive memory storage density, but the performance evaluation mechanism of 3-D VRRAM arrays is still not mature enough. The previous approach to evaluating the performance of 3-D...

Descripción completa

Detalles Bibliográficos
Autores principales: Chen, Zhisheng, Song, Renjun, Huo, Qiang, Ren, Qirui, Zhang, Chenrui, Li, Linan, Zhang, Feng
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2021
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8227016/
https://www.ncbi.nlm.nih.gov/pubmed/34073505
http://dx.doi.org/10.3390/mi12060614
_version_ 1783712425048014848
author Chen, Zhisheng
Song, Renjun
Huo, Qiang
Ren, Qirui
Zhang, Chenrui
Li, Linan
Zhang, Feng
author_facet Chen, Zhisheng
Song, Renjun
Huo, Qiang
Ren, Qirui
Zhang, Chenrui
Li, Linan
Zhang, Feng
author_sort Chen, Zhisheng
collection PubMed
description Three-dimensional vertical resistive random access memory (VRRAM) is proposed as a promising candidate for increasing resistive memory storage density, but the performance evaluation mechanism of 3-D VRRAM arrays is still not mature enough. The previous approach to evaluating the performance of 3-D VRRAM was based on the write and read margin. However, the leakage current (LC) of the 3-D VRRAM array is a concern as well. Excess leakage currents not only reduce the read/write tolerance and liability of the memory cell but also increase the power consumption of the entire array. In this article, a 3-D circuit HSPICE simulation is used to analyze the impact of the array size and operation voltage on the leakage current in the 3-D VRRAM architecture. The simulation results show that rapidly increasing leakage currents significantly affect the size of 3-D layers. A high read voltage is profitable for enhancing the read margin. However, the leakage current also increases. Alleviating this conflict requires a trade-off when setting the input voltage. A method to improve the array read/write efficiency is proposed by analyzing the influence of the multi-bit operations on the overall leakage current. Finally, this paper explores different methods to reduce the leakage current in the 3-D VRRAM array. The leakage current model proposed in this paper provides an efficient performance prediction solution for the initial design of 3-D VRRAM arrays.
format Online
Article
Text
id pubmed-8227016
institution National Center for Biotechnology Information
language English
publishDate 2021
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-82270162021-06-26 Analysis of Leakage Current of HfO(2)/TaO(x)-Based 3-D Vertical Resistive Random Access Memory Array Chen, Zhisheng Song, Renjun Huo, Qiang Ren, Qirui Zhang, Chenrui Li, Linan Zhang, Feng Micromachines (Basel) Article Three-dimensional vertical resistive random access memory (VRRAM) is proposed as a promising candidate for increasing resistive memory storage density, but the performance evaluation mechanism of 3-D VRRAM arrays is still not mature enough. The previous approach to evaluating the performance of 3-D VRRAM was based on the write and read margin. However, the leakage current (LC) of the 3-D VRRAM array is a concern as well. Excess leakage currents not only reduce the read/write tolerance and liability of the memory cell but also increase the power consumption of the entire array. In this article, a 3-D circuit HSPICE simulation is used to analyze the impact of the array size and operation voltage on the leakage current in the 3-D VRRAM architecture. The simulation results show that rapidly increasing leakage currents significantly affect the size of 3-D layers. A high read voltage is profitable for enhancing the read margin. However, the leakage current also increases. Alleviating this conflict requires a trade-off when setting the input voltage. A method to improve the array read/write efficiency is proposed by analyzing the influence of the multi-bit operations on the overall leakage current. Finally, this paper explores different methods to reduce the leakage current in the 3-D VRRAM array. The leakage current model proposed in this paper provides an efficient performance prediction solution for the initial design of 3-D VRRAM arrays. MDPI 2021-05-26 /pmc/articles/PMC8227016/ /pubmed/34073505 http://dx.doi.org/10.3390/mi12060614 Text en © 2021 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Chen, Zhisheng
Song, Renjun
Huo, Qiang
Ren, Qirui
Zhang, Chenrui
Li, Linan
Zhang, Feng
Analysis of Leakage Current of HfO(2)/TaO(x)-Based 3-D Vertical Resistive Random Access Memory Array
title Analysis of Leakage Current of HfO(2)/TaO(x)-Based 3-D Vertical Resistive Random Access Memory Array
title_full Analysis of Leakage Current of HfO(2)/TaO(x)-Based 3-D Vertical Resistive Random Access Memory Array
title_fullStr Analysis of Leakage Current of HfO(2)/TaO(x)-Based 3-D Vertical Resistive Random Access Memory Array
title_full_unstemmed Analysis of Leakage Current of HfO(2)/TaO(x)-Based 3-D Vertical Resistive Random Access Memory Array
title_short Analysis of Leakage Current of HfO(2)/TaO(x)-Based 3-D Vertical Resistive Random Access Memory Array
title_sort analysis of leakage current of hfo(2)/tao(x)-based 3-d vertical resistive random access memory array
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8227016/
https://www.ncbi.nlm.nih.gov/pubmed/34073505
http://dx.doi.org/10.3390/mi12060614
work_keys_str_mv AT chenzhisheng analysisofleakagecurrentofhfo2taoxbased3dverticalresistiverandomaccessmemoryarray
AT songrenjun analysisofleakagecurrentofhfo2taoxbased3dverticalresistiverandomaccessmemoryarray
AT huoqiang analysisofleakagecurrentofhfo2taoxbased3dverticalresistiverandomaccessmemoryarray
AT renqirui analysisofleakagecurrentofhfo2taoxbased3dverticalresistiverandomaccessmemoryarray
AT zhangchenrui analysisofleakagecurrentofhfo2taoxbased3dverticalresistiverandomaccessmemoryarray
AT lilinan analysisofleakagecurrentofhfo2taoxbased3dverticalresistiverandomaccessmemoryarray
AT zhangfeng analysisofleakagecurrentofhfo2taoxbased3dverticalresistiverandomaccessmemoryarray