Cargando…

Circuit Optimization Method to Reduce Disturbances in Poly-Si 1T-DRAM

A capacitorless one-transistor dynamic random-access memory device (1T-DRAM) is proposed to resolve the scaling problem in conventional one-transistor one-capacitor random-access memory (1T-1C-DRAM). Most studies on 1T-DRAM focus on device-level operation to replace 1T-1C-DRAM. To utilize 1T-DRAM as...

Descripción completa

Detalles Bibliográficos
Autores principales: Ha, Yejin, Shin, Hyungsoon, Sun, Wookyung, Park, Jisun
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2021
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8539065/
https://www.ncbi.nlm.nih.gov/pubmed/34683260
http://dx.doi.org/10.3390/mi12101209
_version_ 1784588656686661632
author Ha, Yejin
Shin, Hyungsoon
Sun, Wookyung
Park, Jisun
author_facet Ha, Yejin
Shin, Hyungsoon
Sun, Wookyung
Park, Jisun
author_sort Ha, Yejin
collection PubMed
description A capacitorless one-transistor dynamic random-access memory device (1T-DRAM) is proposed to resolve the scaling problem in conventional one-transistor one-capacitor random-access memory (1T-1C-DRAM). Most studies on 1T-DRAM focus on device-level operation to replace 1T-1C-DRAM. To utilize 1T-DRAM as a memory device, we must understand its circuit-level operation, in addition to its device-level operation. Therefore, we studied the memory performance depending on device location in an array circuit and the circuit configuration by using the 1T-DRAM structure reported in the literature. The simulation results show various disturbances and their effects on memory performance. These disturbances occurred because the voltages applied to each device during circuit operation are different. We analyzed the voltage that should be applied to each voltage line in the circuit to minimize device disturbance and determine the optimized bias condition and circuit structure to achieve a large sensing margin and realize operation as a memory device. The results indicate that the memory performance improves when the circuit has a source line and the bias conditions of the devices differ depending on the write data at the selected device cell. Therefore, the sensing margin of the 1T-DRAM used herein can expectedly be improved by applying the proposed source line (SL) structure.
format Online
Article
Text
id pubmed-8539065
institution National Center for Biotechnology Information
language English
publishDate 2021
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-85390652021-10-24 Circuit Optimization Method to Reduce Disturbances in Poly-Si 1T-DRAM Ha, Yejin Shin, Hyungsoon Sun, Wookyung Park, Jisun Micromachines (Basel) Article A capacitorless one-transistor dynamic random-access memory device (1T-DRAM) is proposed to resolve the scaling problem in conventional one-transistor one-capacitor random-access memory (1T-1C-DRAM). Most studies on 1T-DRAM focus on device-level operation to replace 1T-1C-DRAM. To utilize 1T-DRAM as a memory device, we must understand its circuit-level operation, in addition to its device-level operation. Therefore, we studied the memory performance depending on device location in an array circuit and the circuit configuration by using the 1T-DRAM structure reported in the literature. The simulation results show various disturbances and their effects on memory performance. These disturbances occurred because the voltages applied to each device during circuit operation are different. We analyzed the voltage that should be applied to each voltage line in the circuit to minimize device disturbance and determine the optimized bias condition and circuit structure to achieve a large sensing margin and realize operation as a memory device. The results indicate that the memory performance improves when the circuit has a source line and the bias conditions of the devices differ depending on the write data at the selected device cell. Therefore, the sensing margin of the 1T-DRAM used herein can expectedly be improved by applying the proposed source line (SL) structure. MDPI 2021-10-02 /pmc/articles/PMC8539065/ /pubmed/34683260 http://dx.doi.org/10.3390/mi12101209 Text en © 2021 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Ha, Yejin
Shin, Hyungsoon
Sun, Wookyung
Park, Jisun
Circuit Optimization Method to Reduce Disturbances in Poly-Si 1T-DRAM
title Circuit Optimization Method to Reduce Disturbances in Poly-Si 1T-DRAM
title_full Circuit Optimization Method to Reduce Disturbances in Poly-Si 1T-DRAM
title_fullStr Circuit Optimization Method to Reduce Disturbances in Poly-Si 1T-DRAM
title_full_unstemmed Circuit Optimization Method to Reduce Disturbances in Poly-Si 1T-DRAM
title_short Circuit Optimization Method to Reduce Disturbances in Poly-Si 1T-DRAM
title_sort circuit optimization method to reduce disturbances in poly-si 1t-dram
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8539065/
https://www.ncbi.nlm.nih.gov/pubmed/34683260
http://dx.doi.org/10.3390/mi12101209
work_keys_str_mv AT hayejin circuitoptimizationmethodtoreducedisturbancesinpolysi1tdram
AT shinhyungsoon circuitoptimizationmethodtoreducedisturbancesinpolysi1tdram
AT sunwookyung circuitoptimizationmethodtoreducedisturbancesinpolysi1tdram
AT parkjisun circuitoptimizationmethodtoreducedisturbancesinpolysi1tdram