Cargando…

Transferred metal gate to 2D semiconductors for sub-1 V operation and near ideal subthreshold slope

Ultrathin two-dimensional (2D) semiconductors are regarded as a potential channel material for low-power transistors with small subthreshold swing and low leakage current. However, their dangling bond–free surface makes it extremely difficult to deposit gate dielectrics with high-quality interface i...

Descripción completa

Detalles Bibliográficos
Autores principales: Wang, Jingli, Cai, Lejuan, Chen, Jiewei, Guo, Xuyun, Liu, Yuting, Ma, Zichao, Xie, Zhengdao, Huang, Hao, Chan, Mansun, Zhu, Ye, Liao, Lei, Shao, Qiming, Chai, Yang
Formato: Online Artículo Texto
Lenguaje:English
Publicado: American Association for the Advancement of Science 2021
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8550226/
https://www.ncbi.nlm.nih.gov/pubmed/34705513
http://dx.doi.org/10.1126/sciadv.abf8744
Descripción
Sumario:Ultrathin two-dimensional (2D) semiconductors are regarded as a potential channel material for low-power transistors with small subthreshold swing and low leakage current. However, their dangling bond–free surface makes it extremely difficult to deposit gate dielectrics with high-quality interface in metal-oxide-semiconductor (MOS) field-effect transistors (FETs). Here, we demonstrate a low-temperature process to transfer metal gate to 2D MoS(2) for high-quality interface. By excluding extrinsic doping to MoS(2) and increasing contact distance, the high–barrier height Pt-MoS(2) Schottky junction replaces the commonly used MOS capacitor and eliminates the use of gate dielectrics. The MoS(2) transferred metal gate (TMG) FETs exhibit sub-1 V operation voltage and a subthreshold slope close to thermal limit (60 mV/dec), owing to intrinsically high junction capacitance and the high-quality interface. The TMG and back gate enable logic functions in a single transistor with small footprint.