Cargando…
Highly Reliable Memory Operation of High-Density Three-Terminal Thyristor Random Access Memory
Three-terminal (3-T) thyristor random-access memory is explored for a next-generation high-density nanoscale vertical cross-point array. The effects of standby voltages on the device are thoroughly investigated in terms of gate–cathode voltage (V(GC,ST)) and anode–cathode voltage (V(AC,ST)) in the s...
Autores principales: | , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Springer US
2022
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8866617/ https://www.ncbi.nlm.nih.gov/pubmed/35195806 http://dx.doi.org/10.1186/s11671-022-03667-7 |
_version_ | 1784655871684378624 |
---|---|
author | Kim, Hyangwoo Cho, Hyeonsu Kwak, Hyeon-Tak Seo, Myunghae Lee, Seungho Kong, Byoung Don Baek, Chang-Ki |
author_facet | Kim, Hyangwoo Cho, Hyeonsu Kwak, Hyeon-Tak Seo, Myunghae Lee, Seungho Kong, Byoung Don Baek, Chang-Ki |
author_sort | Kim, Hyangwoo |
collection | PubMed |
description | Three-terminal (3-T) thyristor random-access memory is explored for a next-generation high-density nanoscale vertical cross-point array. The effects of standby voltages on the device are thoroughly investigated in terms of gate–cathode voltage (V(GC,ST)) and anode–cathode voltage (V(AC,ST)) in the standby state for superior data retention characteristics and low-power operation. The device with the optimized V(GC,ST) of − 0.4 V and V(AC,ST) of 0.6 V shows the continuous data retention capability without refresh operation with a low standby current of 1.14 pA. In addition, a memory array operation scheme of 3-T TRAM is proposed to address array disturbance issues. The presented array operation scheme can efficiently minimize program, erase and read disturbances on unselected cells by adjusting gate–cathode voltage. The standby voltage turns out to be beneficial to improve retention characteristics: over 10 s. With the proposed memory array operation, 3-T TRAM can provide excellent data retention characteristics and high-density memory configurations comparable with or surpass conventional dynamic random-access memory (DRAM) technology. |
format | Online Article Text |
id | pubmed-8866617 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2022 |
publisher | Springer US |
record_format | MEDLINE/PubMed |
spelling | pubmed-88666172022-03-02 Highly Reliable Memory Operation of High-Density Three-Terminal Thyristor Random Access Memory Kim, Hyangwoo Cho, Hyeonsu Kwak, Hyeon-Tak Seo, Myunghae Lee, Seungho Kong, Byoung Don Baek, Chang-Ki Nanoscale Res Lett Nano Express Three-terminal (3-T) thyristor random-access memory is explored for a next-generation high-density nanoscale vertical cross-point array. The effects of standby voltages on the device are thoroughly investigated in terms of gate–cathode voltage (V(GC,ST)) and anode–cathode voltage (V(AC,ST)) in the standby state for superior data retention characteristics and low-power operation. The device with the optimized V(GC,ST) of − 0.4 V and V(AC,ST) of 0.6 V shows the continuous data retention capability without refresh operation with a low standby current of 1.14 pA. In addition, a memory array operation scheme of 3-T TRAM is proposed to address array disturbance issues. The presented array operation scheme can efficiently minimize program, erase and read disturbances on unselected cells by adjusting gate–cathode voltage. The standby voltage turns out to be beneficial to improve retention characteristics: over 10 s. With the proposed memory array operation, 3-T TRAM can provide excellent data retention characteristics and high-density memory configurations comparable with or surpass conventional dynamic random-access memory (DRAM) technology. Springer US 2022-02-23 /pmc/articles/PMC8866617/ /pubmed/35195806 http://dx.doi.org/10.1186/s11671-022-03667-7 Text en © The Author(s) 2022 https://creativecommons.org/licenses/by/4.0/Open AccessThis article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons licence, and indicate if changes were made. The images or other third party material in this article are included in the article's Creative Commons licence, unless indicated otherwise in a credit line to the material. If material is not included in the article's Creative Commons licence and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this licence, visit http://creativecommons.org/licenses/by/4.0/ (https://creativecommons.org/licenses/by/4.0/) . |
spellingShingle | Nano Express Kim, Hyangwoo Cho, Hyeonsu Kwak, Hyeon-Tak Seo, Myunghae Lee, Seungho Kong, Byoung Don Baek, Chang-Ki Highly Reliable Memory Operation of High-Density Three-Terminal Thyristor Random Access Memory |
title | Highly Reliable Memory Operation of High-Density Three-Terminal Thyristor Random Access Memory |
title_full | Highly Reliable Memory Operation of High-Density Three-Terminal Thyristor Random Access Memory |
title_fullStr | Highly Reliable Memory Operation of High-Density Three-Terminal Thyristor Random Access Memory |
title_full_unstemmed | Highly Reliable Memory Operation of High-Density Three-Terminal Thyristor Random Access Memory |
title_short | Highly Reliable Memory Operation of High-Density Three-Terminal Thyristor Random Access Memory |
title_sort | highly reliable memory operation of high-density three-terminal thyristor random access memory |
topic | Nano Express |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8866617/ https://www.ncbi.nlm.nih.gov/pubmed/35195806 http://dx.doi.org/10.1186/s11671-022-03667-7 |
work_keys_str_mv | AT kimhyangwoo highlyreliablememoryoperationofhighdensitythreeterminalthyristorrandomaccessmemory AT chohyeonsu highlyreliablememoryoperationofhighdensitythreeterminalthyristorrandomaccessmemory AT kwakhyeontak highlyreliablememoryoperationofhighdensitythreeterminalthyristorrandomaccessmemory AT seomyunghae highlyreliablememoryoperationofhighdensitythreeterminalthyristorrandomaccessmemory AT leeseungho highlyreliablememoryoperationofhighdensitythreeterminalthyristorrandomaccessmemory AT kongbyoungdon highlyreliablememoryoperationofhighdensitythreeterminalthyristorrandomaccessmemory AT baekchangki highlyreliablememoryoperationofhighdensitythreeterminalthyristorrandomaccessmemory |