Cargando…

Optimization of Gate-All-Around Device to Achieve High Performance and Low Power with Low Substrate Leakage

In this study on multi-nanosheet field-effect transistor (mNS-FET)—one of the gate-all-around FETs (GAAFET) in the 3 nm technology node dimension—3D TCAD (technology computer-aided design) was used to attain optimally reduced substrate leakage from options including a punch-through-stopper (PTS) dop...

Descripción completa

Detalles Bibliográficos
Autores principales: Yoo, Changhyun, Chang, Jeesoo, Park, Sugil, Kim, Hyungyeong, Jeon, Jongwook
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8876958/
https://www.ncbi.nlm.nih.gov/pubmed/35214921
http://dx.doi.org/10.3390/nano12040591
_version_ 1784658292975337472
author Yoo, Changhyun
Chang, Jeesoo
Park, Sugil
Kim, Hyungyeong
Jeon, Jongwook
author_facet Yoo, Changhyun
Chang, Jeesoo
Park, Sugil
Kim, Hyungyeong
Jeon, Jongwook
author_sort Yoo, Changhyun
collection PubMed
description In this study on multi-nanosheet field-effect transistor (mNS-FET)—one of the gate-all-around FETs (GAAFET) in the 3 nm technology node dimension—3D TCAD (technology computer-aided design) was used to attain optimally reduced substrate leakage from options including a punch-through-stopper (PTS) doping scheme and a bottom oxide (BO) scheme for bottom isolation, with the performance improvement being shown in the circuit-level dynamic operation using the mNS-FET. The PTS doping concentration requires a high value of >5 × 10(18) cm(−3) to reduce gate induced drain leakage (GIDL), regardless of the presence or absence of the bottom isolation layer. When the bottom isolation is applied together with the PTS doping scheme, the capacitance reduction is larger than the on-state current reduction, as compared to when only the PTS doping concentration is applied. The effects of such transistor characteristics on the performance and capabilities of various circuit types—such as an inverter ring oscillator (RO), a full adder (FA) circuit, and a static random-access memory (SRAM)—were assessed. For the RO, applying BO along with the PTS doping allows the operating speed to be increased by 11.3% at the same power, or alternatively enables 26.4% less power consumption at the same speed. For the FA, power can be reduced by 6.45%, energy delay product (EDP) by 21.4%, and delay by 16.8% at the same standby power when BO and PTS are both applied. Finally, for the SRAM, read current (I(READ)) increased by 18.7% and bit-line write margin (BWRM) increased by 12.5% at the same standby power. Through the circuit simulations, the Case 5 model (PTS doping concentration: 5.1 × 10(18) cm(−3), with BO) is the optimum condition for the best device and circuit performance. These observations confirm that PTS and bottom isolation applications in mNS-FETs can be utilized to enable the superior characteristics of such transistors to translate into high performance integrated circuits.
format Online
Article
Text
id pubmed-8876958
institution National Center for Biotechnology Information
language English
publishDate 2022
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-88769582022-02-26 Optimization of Gate-All-Around Device to Achieve High Performance and Low Power with Low Substrate Leakage Yoo, Changhyun Chang, Jeesoo Park, Sugil Kim, Hyungyeong Jeon, Jongwook Nanomaterials (Basel) Article In this study on multi-nanosheet field-effect transistor (mNS-FET)—one of the gate-all-around FETs (GAAFET) in the 3 nm technology node dimension—3D TCAD (technology computer-aided design) was used to attain optimally reduced substrate leakage from options including a punch-through-stopper (PTS) doping scheme and a bottom oxide (BO) scheme for bottom isolation, with the performance improvement being shown in the circuit-level dynamic operation using the mNS-FET. The PTS doping concentration requires a high value of >5 × 10(18) cm(−3) to reduce gate induced drain leakage (GIDL), regardless of the presence or absence of the bottom isolation layer. When the bottom isolation is applied together with the PTS doping scheme, the capacitance reduction is larger than the on-state current reduction, as compared to when only the PTS doping concentration is applied. The effects of such transistor characteristics on the performance and capabilities of various circuit types—such as an inverter ring oscillator (RO), a full adder (FA) circuit, and a static random-access memory (SRAM)—were assessed. For the RO, applying BO along with the PTS doping allows the operating speed to be increased by 11.3% at the same power, or alternatively enables 26.4% less power consumption at the same speed. For the FA, power can be reduced by 6.45%, energy delay product (EDP) by 21.4%, and delay by 16.8% at the same standby power when BO and PTS are both applied. Finally, for the SRAM, read current (I(READ)) increased by 18.7% and bit-line write margin (BWRM) increased by 12.5% at the same standby power. Through the circuit simulations, the Case 5 model (PTS doping concentration: 5.1 × 10(18) cm(−3), with BO) is the optimum condition for the best device and circuit performance. These observations confirm that PTS and bottom isolation applications in mNS-FETs can be utilized to enable the superior characteristics of such transistors to translate into high performance integrated circuits. MDPI 2022-02-09 /pmc/articles/PMC8876958/ /pubmed/35214921 http://dx.doi.org/10.3390/nano12040591 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Yoo, Changhyun
Chang, Jeesoo
Park, Sugil
Kim, Hyungyeong
Jeon, Jongwook
Optimization of Gate-All-Around Device to Achieve High Performance and Low Power with Low Substrate Leakage
title Optimization of Gate-All-Around Device to Achieve High Performance and Low Power with Low Substrate Leakage
title_full Optimization of Gate-All-Around Device to Achieve High Performance and Low Power with Low Substrate Leakage
title_fullStr Optimization of Gate-All-Around Device to Achieve High Performance and Low Power with Low Substrate Leakage
title_full_unstemmed Optimization of Gate-All-Around Device to Achieve High Performance and Low Power with Low Substrate Leakage
title_short Optimization of Gate-All-Around Device to Achieve High Performance and Low Power with Low Substrate Leakage
title_sort optimization of gate-all-around device to achieve high performance and low power with low substrate leakage
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8876958/
https://www.ncbi.nlm.nih.gov/pubmed/35214921
http://dx.doi.org/10.3390/nano12040591
work_keys_str_mv AT yoochanghyun optimizationofgateallarounddevicetoachievehighperformanceandlowpowerwithlowsubstrateleakage
AT changjeesoo optimizationofgateallarounddevicetoachievehighperformanceandlowpowerwithlowsubstrateleakage
AT parksugil optimizationofgateallarounddevicetoachievehighperformanceandlowpowerwithlowsubstrateleakage
AT kimhyungyeong optimizationofgateallarounddevicetoachievehighperformanceandlowpowerwithlowsubstrateleakage
AT jeonjongwook optimizationofgateallarounddevicetoachievehighperformanceandlowpowerwithlowsubstrateleakage