Cargando…

4-Levels Vertically Stacked SiGe Channel Nanowires Gate-All-Around Transistor with Novel Channel Releasing and Source and Drain Silicide Process

In this paper, the fabrication and electrical performance optimization of a four-levels vertically stacked Si(0.7)Ge(0.3) channel nanowires gate-all-around transistor are explored in detail. First, a high crystalline quality and uniform stacked Si(0.7)Ge(0.3)/Si film is achieved by optimizing the ep...

Descripción completa

Detalles Bibliográficos
Autores principales: Cheng, Xiaohong, Li, Yongliang, Zhao, Fei, Chen, Anlan, Liu, Haoyan, Li, Chun, Zhang, Qingzhu, Yin, Huaxiang, Luo, Jun, Wang, Wenwu
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8912512/
https://www.ncbi.nlm.nih.gov/pubmed/35269377
http://dx.doi.org/10.3390/nano12050889
_version_ 1784667154010865664
author Cheng, Xiaohong
Li, Yongliang
Zhao, Fei
Chen, Anlan
Liu, Haoyan
Li, Chun
Zhang, Qingzhu
Yin, Huaxiang
Luo, Jun
Wang, Wenwu
author_facet Cheng, Xiaohong
Li, Yongliang
Zhao, Fei
Chen, Anlan
Liu, Haoyan
Li, Chun
Zhang, Qingzhu
Yin, Huaxiang
Luo, Jun
Wang, Wenwu
author_sort Cheng, Xiaohong
collection PubMed
description In this paper, the fabrication and electrical performance optimization of a four-levels vertically stacked Si(0.7)Ge(0.3) channel nanowires gate-all-around transistor are explored in detail. First, a high crystalline quality and uniform stacked Si(0.7)Ge(0.3)/Si film is achieved by optimizing the epitaxial growth process and a vertical profile of stacked Si(0.7)Ge(0.3)/Si fin is attained by further optimizing the etching process under the HBr/He/O(2) plasma. Moreover, a novel ACT@SG-201 solution without any dilution at the temperature of 40 °C is chosen as the optimal etching solution for the release process of Si(0.7)Ge(0.3) channel. As a result, the selectivity of Si to Si(0.7)Ge(0.3) can reach 32.84 with a signature of “rectangular” Si(0.7)Ge(0.3) extremities after channel release. Based on these newly developed processes, a 4-levels vertically stacked Si(0.7)Ge(0.3) nanowires gate-all-around device is prepared successfully. An excellent subthreshold slope of 77 mV/dec, drain induced barrier-lowering of 19 mV/V, I(on)/I(off) ratio of 9 × 10(5) and maximum of transconductance of ~83.35 μS/μm are demonstrated. However, its driven current is only ~38.6 μA/μm under V(DS) = V(GS) = −0.8 V due to its large resistance of source and drain (9.2 × 10(5) Ω). Therefore, a source and drain silicide process is implemented and its driven current can increase to 258.6 μA/μm (about 6.7 times) due to the decrease of resistance of source and drain to 6.4 × 10(4) Ω. Meanwhile, it is found that a slight increase of leakage after the silicide process online results in a slight deterioration of the subthreshold slope and I(on)/I(off) ratio. Its leakage performance needs to be further improved through the co-optimization of source and drain implantation and silicide process in the future.
format Online
Article
Text
id pubmed-8912512
institution National Center for Biotechnology Information
language English
publishDate 2022
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-89125122022-03-11 4-Levels Vertically Stacked SiGe Channel Nanowires Gate-All-Around Transistor with Novel Channel Releasing and Source and Drain Silicide Process Cheng, Xiaohong Li, Yongliang Zhao, Fei Chen, Anlan Liu, Haoyan Li, Chun Zhang, Qingzhu Yin, Huaxiang Luo, Jun Wang, Wenwu Nanomaterials (Basel) Article In this paper, the fabrication and electrical performance optimization of a four-levels vertically stacked Si(0.7)Ge(0.3) channel nanowires gate-all-around transistor are explored in detail. First, a high crystalline quality and uniform stacked Si(0.7)Ge(0.3)/Si film is achieved by optimizing the epitaxial growth process and a vertical profile of stacked Si(0.7)Ge(0.3)/Si fin is attained by further optimizing the etching process under the HBr/He/O(2) plasma. Moreover, a novel ACT@SG-201 solution without any dilution at the temperature of 40 °C is chosen as the optimal etching solution for the release process of Si(0.7)Ge(0.3) channel. As a result, the selectivity of Si to Si(0.7)Ge(0.3) can reach 32.84 with a signature of “rectangular” Si(0.7)Ge(0.3) extremities after channel release. Based on these newly developed processes, a 4-levels vertically stacked Si(0.7)Ge(0.3) nanowires gate-all-around device is prepared successfully. An excellent subthreshold slope of 77 mV/dec, drain induced barrier-lowering of 19 mV/V, I(on)/I(off) ratio of 9 × 10(5) and maximum of transconductance of ~83.35 μS/μm are demonstrated. However, its driven current is only ~38.6 μA/μm under V(DS) = V(GS) = −0.8 V due to its large resistance of source and drain (9.2 × 10(5) Ω). Therefore, a source and drain silicide process is implemented and its driven current can increase to 258.6 μA/μm (about 6.7 times) due to the decrease of resistance of source and drain to 6.4 × 10(4) Ω. Meanwhile, it is found that a slight increase of leakage after the silicide process online results in a slight deterioration of the subthreshold slope and I(on)/I(off) ratio. Its leakage performance needs to be further improved through the co-optimization of source and drain implantation and silicide process in the future. MDPI 2022-03-07 /pmc/articles/PMC8912512/ /pubmed/35269377 http://dx.doi.org/10.3390/nano12050889 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Cheng, Xiaohong
Li, Yongliang
Zhao, Fei
Chen, Anlan
Liu, Haoyan
Li, Chun
Zhang, Qingzhu
Yin, Huaxiang
Luo, Jun
Wang, Wenwu
4-Levels Vertically Stacked SiGe Channel Nanowires Gate-All-Around Transistor with Novel Channel Releasing and Source and Drain Silicide Process
title 4-Levels Vertically Stacked SiGe Channel Nanowires Gate-All-Around Transistor with Novel Channel Releasing and Source and Drain Silicide Process
title_full 4-Levels Vertically Stacked SiGe Channel Nanowires Gate-All-Around Transistor with Novel Channel Releasing and Source and Drain Silicide Process
title_fullStr 4-Levels Vertically Stacked SiGe Channel Nanowires Gate-All-Around Transistor with Novel Channel Releasing and Source and Drain Silicide Process
title_full_unstemmed 4-Levels Vertically Stacked SiGe Channel Nanowires Gate-All-Around Transistor with Novel Channel Releasing and Source and Drain Silicide Process
title_short 4-Levels Vertically Stacked SiGe Channel Nanowires Gate-All-Around Transistor with Novel Channel Releasing and Source and Drain Silicide Process
title_sort 4-levels vertically stacked sige channel nanowires gate-all-around transistor with novel channel releasing and source and drain silicide process
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8912512/
https://www.ncbi.nlm.nih.gov/pubmed/35269377
http://dx.doi.org/10.3390/nano12050889
work_keys_str_mv AT chengxiaohong 4levelsverticallystackedsigechannelnanowiresgateallaroundtransistorwithnovelchannelreleasingandsourceanddrainsilicideprocess
AT liyongliang 4levelsverticallystackedsigechannelnanowiresgateallaroundtransistorwithnovelchannelreleasingandsourceanddrainsilicideprocess
AT zhaofei 4levelsverticallystackedsigechannelnanowiresgateallaroundtransistorwithnovelchannelreleasingandsourceanddrainsilicideprocess
AT chenanlan 4levelsverticallystackedsigechannelnanowiresgateallaroundtransistorwithnovelchannelreleasingandsourceanddrainsilicideprocess
AT liuhaoyan 4levelsverticallystackedsigechannelnanowiresgateallaroundtransistorwithnovelchannelreleasingandsourceanddrainsilicideprocess
AT lichun 4levelsverticallystackedsigechannelnanowiresgateallaroundtransistorwithnovelchannelreleasingandsourceanddrainsilicideprocess
AT zhangqingzhu 4levelsverticallystackedsigechannelnanowiresgateallaroundtransistorwithnovelchannelreleasingandsourceanddrainsilicideprocess
AT yinhuaxiang 4levelsverticallystackedsigechannelnanowiresgateallaroundtransistorwithnovelchannelreleasingandsourceanddrainsilicideprocess
AT luojun 4levelsverticallystackedsigechannelnanowiresgateallaroundtransistorwithnovelchannelreleasingandsourceanddrainsilicideprocess
AT wangwenwu 4levelsverticallystackedsigechannelnanowiresgateallaroundtransistorwithnovelchannelreleasingandsourceanddrainsilicideprocess