Cargando…
New n-p Junction Floating Gate to Enhance the Operation Performance of a Semiconductor Memory Device
To lower the charge leakage of a floating gate device and improve the operation performance of memory devices toward a smaller structure size and a higher component capability, two new types of floating gates composed of pn-type polysilicon or np-type polysilicon were developed in this study. Their...
Autores principales: | , , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2022
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9144071/ https://www.ncbi.nlm.nih.gov/pubmed/35629667 http://dx.doi.org/10.3390/ma15103640 |
_version_ | 1784715959475372032 |
---|---|
author | Chen, Yi-Yueh Lee, Feng-Ming Lin, Yu-Yu Lee, Chih-Hsiung Chen, Wei-Chen Shu, Che-Kai Lin, Su-Jien Chang, Shou-Yi Lu, Chih-Yuan |
author_facet | Chen, Yi-Yueh Lee, Feng-Ming Lin, Yu-Yu Lee, Chih-Hsiung Chen, Wei-Chen Shu, Che-Kai Lin, Su-Jien Chang, Shou-Yi Lu, Chih-Yuan |
author_sort | Chen, Yi-Yueh |
collection | PubMed |
description | To lower the charge leakage of a floating gate device and improve the operation performance of memory devices toward a smaller structure size and a higher component capability, two new types of floating gates composed of pn-type polysilicon or np-type polysilicon were developed in this study. Their microstructure and elemental compositions were investigated, and the sheet resistance, threshold voltages and erasing voltages were measured. The experimental results and charge simulation indicated that, by forming an n-p junction in the floating gate, the sheet resistance was increased, and the charge leakage was reduced because of the formation of a carrier depletion zone at the junction interface serving as an intrinsic potential barrier. Additionally, the threshold voltage and erasing voltage of the np-type floating gate were elevated, suggesting that the performance of the floating gate in the operation of memory devices can be effectively improved without the application of new materials or changes to the physical structure. |
format | Online Article Text |
id | pubmed-9144071 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2022 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-91440712022-05-29 New n-p Junction Floating Gate to Enhance the Operation Performance of a Semiconductor Memory Device Chen, Yi-Yueh Lee, Feng-Ming Lin, Yu-Yu Lee, Chih-Hsiung Chen, Wei-Chen Shu, Che-Kai Lin, Su-Jien Chang, Shou-Yi Lu, Chih-Yuan Materials (Basel) Article To lower the charge leakage of a floating gate device and improve the operation performance of memory devices toward a smaller structure size and a higher component capability, two new types of floating gates composed of pn-type polysilicon or np-type polysilicon were developed in this study. Their microstructure and elemental compositions were investigated, and the sheet resistance, threshold voltages and erasing voltages were measured. The experimental results and charge simulation indicated that, by forming an n-p junction in the floating gate, the sheet resistance was increased, and the charge leakage was reduced because of the formation of a carrier depletion zone at the junction interface serving as an intrinsic potential barrier. Additionally, the threshold voltage and erasing voltage of the np-type floating gate were elevated, suggesting that the performance of the floating gate in the operation of memory devices can be effectively improved without the application of new materials or changes to the physical structure. MDPI 2022-05-19 /pmc/articles/PMC9144071/ /pubmed/35629667 http://dx.doi.org/10.3390/ma15103640 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Chen, Yi-Yueh Lee, Feng-Ming Lin, Yu-Yu Lee, Chih-Hsiung Chen, Wei-Chen Shu, Che-Kai Lin, Su-Jien Chang, Shou-Yi Lu, Chih-Yuan New n-p Junction Floating Gate to Enhance the Operation Performance of a Semiconductor Memory Device |
title | New n-p Junction Floating Gate to Enhance the Operation Performance of a Semiconductor Memory Device |
title_full | New n-p Junction Floating Gate to Enhance the Operation Performance of a Semiconductor Memory Device |
title_fullStr | New n-p Junction Floating Gate to Enhance the Operation Performance of a Semiconductor Memory Device |
title_full_unstemmed | New n-p Junction Floating Gate to Enhance the Operation Performance of a Semiconductor Memory Device |
title_short | New n-p Junction Floating Gate to Enhance the Operation Performance of a Semiconductor Memory Device |
title_sort | new n-p junction floating gate to enhance the operation performance of a semiconductor memory device |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9144071/ https://www.ncbi.nlm.nih.gov/pubmed/35629667 http://dx.doi.org/10.3390/ma15103640 |
work_keys_str_mv | AT chenyiyueh newnpjunctionfloatinggatetoenhancetheoperationperformanceofasemiconductormemorydevice AT leefengming newnpjunctionfloatinggatetoenhancetheoperationperformanceofasemiconductormemorydevice AT linyuyu newnpjunctionfloatinggatetoenhancetheoperationperformanceofasemiconductormemorydevice AT leechihhsiung newnpjunctionfloatinggatetoenhancetheoperationperformanceofasemiconductormemorydevice AT chenweichen newnpjunctionfloatinggatetoenhancetheoperationperformanceofasemiconductormemorydevice AT shuchekai newnpjunctionfloatinggatetoenhancetheoperationperformanceofasemiconductormemorydevice AT linsujien newnpjunctionfloatinggatetoenhancetheoperationperformanceofasemiconductormemorydevice AT changshouyi newnpjunctionfloatinggatetoenhancetheoperationperformanceofasemiconductormemorydevice AT luchihyuan newnpjunctionfloatinggatetoenhancetheoperationperformanceofasemiconductormemorydevice |