Cargando…
Scan Time Reduction of PLCs by Dedicated Parallel-Execution Multiple PID Controllers Using an FPGA
A programmable logic controller (PLC) executes a ladder diagram (LD) using input and output modules. An LD also has PID controller function blocks. It contains as many PID function blocks as the number of process parameters to be controlled. Adding more process parameters slows down PLC scan time. P...
Autores principales: | , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2022
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9230057/ https://www.ncbi.nlm.nih.gov/pubmed/35746367 http://dx.doi.org/10.3390/s22124584 |
_version_ | 1784734964354383872 |
---|---|
author | Dhanabalan, Gnanasekaran Tamil Selvi, Sankar Mahdal, Miroslav |
author_facet | Dhanabalan, Gnanasekaran Tamil Selvi, Sankar Mahdal, Miroslav |
author_sort | Dhanabalan, Gnanasekaran |
collection | PubMed |
description | A programmable logic controller (PLC) executes a ladder diagram (LD) using input and output modules. An LD also has PID controller function blocks. It contains as many PID function blocks as the number of process parameters to be controlled. Adding more process parameters slows down PLC scan time. Process parameters are measured as analog signals. The analog input module in the PLC converts these analog signals into digital signals and forwards them to the PID controller as inputs. In this research work, a field-programmable gate array (FPGA)-based multiple PID controller is proposed to retain PLC scan time at a lower value. Concurrent execution of multiple PID controllers was assured by assigning separate FPGA hardware resources for every PID controller. Digital input to the PID controller is routed by the novel idea of analog to digital conversion (ADC), performed using a digital to analog converter (DAC), comparator, and FPGA. ADC combined with dedicated PID controller logic in an FPGA for every closed-loop control system confirms concurrent execution of multiple PID controllers. The time required to execute two closed-loop controls was identified as 18.96000004 ms. This design can be used either with or without a PLC. |
format | Online Article Text |
id | pubmed-9230057 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2022 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-92300572022-06-25 Scan Time Reduction of PLCs by Dedicated Parallel-Execution Multiple PID Controllers Using an FPGA Dhanabalan, Gnanasekaran Tamil Selvi, Sankar Mahdal, Miroslav Sensors (Basel) Article A programmable logic controller (PLC) executes a ladder diagram (LD) using input and output modules. An LD also has PID controller function blocks. It contains as many PID function blocks as the number of process parameters to be controlled. Adding more process parameters slows down PLC scan time. Process parameters are measured as analog signals. The analog input module in the PLC converts these analog signals into digital signals and forwards them to the PID controller as inputs. In this research work, a field-programmable gate array (FPGA)-based multiple PID controller is proposed to retain PLC scan time at a lower value. Concurrent execution of multiple PID controllers was assured by assigning separate FPGA hardware resources for every PID controller. Digital input to the PID controller is routed by the novel idea of analog to digital conversion (ADC), performed using a digital to analog converter (DAC), comparator, and FPGA. ADC combined with dedicated PID controller logic in an FPGA for every closed-loop control system confirms concurrent execution of multiple PID controllers. The time required to execute two closed-loop controls was identified as 18.96000004 ms. This design can be used either with or without a PLC. MDPI 2022-06-17 /pmc/articles/PMC9230057/ /pubmed/35746367 http://dx.doi.org/10.3390/s22124584 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Dhanabalan, Gnanasekaran Tamil Selvi, Sankar Mahdal, Miroslav Scan Time Reduction of PLCs by Dedicated Parallel-Execution Multiple PID Controllers Using an FPGA |
title | Scan Time Reduction of PLCs by Dedicated Parallel-Execution Multiple PID Controllers Using an FPGA |
title_full | Scan Time Reduction of PLCs by Dedicated Parallel-Execution Multiple PID Controllers Using an FPGA |
title_fullStr | Scan Time Reduction of PLCs by Dedicated Parallel-Execution Multiple PID Controllers Using an FPGA |
title_full_unstemmed | Scan Time Reduction of PLCs by Dedicated Parallel-Execution Multiple PID Controllers Using an FPGA |
title_short | Scan Time Reduction of PLCs by Dedicated Parallel-Execution Multiple PID Controllers Using an FPGA |
title_sort | scan time reduction of plcs by dedicated parallel-execution multiple pid controllers using an fpga |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9230057/ https://www.ncbi.nlm.nih.gov/pubmed/35746367 http://dx.doi.org/10.3390/s22124584 |
work_keys_str_mv | AT dhanabalangnanasekaran scantimereductionofplcsbydedicatedparallelexecutionmultiplepidcontrollersusinganfpga AT tamilselvisankar scantimereductionofplcsbydedicatedparallelexecutionmultiplepidcontrollersusinganfpga AT mahdalmiroslav scantimereductionofplcsbydedicatedparallelexecutionmultiplepidcontrollersusinganfpga |