Cargando…
Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration
High aspect ratio (HAR) through-silicon vias (TSVs) are in urgent need to achieve smaller keep-out zones (KOZs) and higher integration density for the miniaturization of high-performance three-dimensional (3D) integration of integrated circuits (IC), micro-electro-mechanical systems (MEMS), and othe...
Autores principales: | , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2022
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9323921/ https://www.ncbi.nlm.nih.gov/pubmed/35888964 http://dx.doi.org/10.3390/mi13071147 |
_version_ | 1784756677461934080 |
---|---|
author | Chen, Xuyan Chen, Zhiming Xiao, Lei Hao, Yigang Wang, Han Ding, Yingtao Zhang, Ziyue |
author_facet | Chen, Xuyan Chen, Zhiming Xiao, Lei Hao, Yigang Wang, Han Ding, Yingtao Zhang, Ziyue |
author_sort | Chen, Xuyan |
collection | PubMed |
description | High aspect ratio (HAR) through-silicon vias (TSVs) are in urgent need to achieve smaller keep-out zones (KOZs) and higher integration density for the miniaturization of high-performance three-dimensional (3D) integration of integrated circuits (IC), micro-electro-mechanical systems (MEMS), and other devices. In this study, HAR TSVs with a diameter of 11 μm and an aspect ratio of 10:1 are successfully fabricated in a low-cost process flow. Conformal polyimide (PI) liners are deposited using a vacuum-assisted spin coating technique, and the effects of spin coating time and speed on the deposition results are discussed. Then, continuous Cu seed layers are fabricated by sequential sputtering and ultrasound-assisted electroless plating. Additionally, void-free and seamless Cu conductors are formed by electroplating. Moreover, a semi-additive method is used to fabricate the redistribution layers (RDLs) on the insulating layers of photosensitive PI (PSPI). Notably, a plasma bombardment process is introduced to remove residual PSPI in the contact windows between RDLs and central pillars. Results show that the resistance of a single TSV from a daisy chain of 144 TSVs with density of 2000/mm(2) is about 28 mΩ. Additionally, the S-parameters of a single TSV are obtained using L-2L de-embedding technology, and the experimental and simulated results agree well. The proposed low-cost fabrication technologies and the related electrical characterization of PI-TSVs are significant for the application of HAR TSVs in modern heterogeneous integration systems. |
format | Online Article Text |
id | pubmed-9323921 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2022 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-93239212022-07-27 Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration Chen, Xuyan Chen, Zhiming Xiao, Lei Hao, Yigang Wang, Han Ding, Yingtao Zhang, Ziyue Micromachines (Basel) Article High aspect ratio (HAR) through-silicon vias (TSVs) are in urgent need to achieve smaller keep-out zones (KOZs) and higher integration density for the miniaturization of high-performance three-dimensional (3D) integration of integrated circuits (IC), micro-electro-mechanical systems (MEMS), and other devices. In this study, HAR TSVs with a diameter of 11 μm and an aspect ratio of 10:1 are successfully fabricated in a low-cost process flow. Conformal polyimide (PI) liners are deposited using a vacuum-assisted spin coating technique, and the effects of spin coating time and speed on the deposition results are discussed. Then, continuous Cu seed layers are fabricated by sequential sputtering and ultrasound-assisted electroless plating. Additionally, void-free and seamless Cu conductors are formed by electroplating. Moreover, a semi-additive method is used to fabricate the redistribution layers (RDLs) on the insulating layers of photosensitive PI (PSPI). Notably, a plasma bombardment process is introduced to remove residual PSPI in the contact windows between RDLs and central pillars. Results show that the resistance of a single TSV from a daisy chain of 144 TSVs with density of 2000/mm(2) is about 28 mΩ. Additionally, the S-parameters of a single TSV are obtained using L-2L de-embedding technology, and the experimental and simulated results agree well. The proposed low-cost fabrication technologies and the related electrical characterization of PI-TSVs are significant for the application of HAR TSVs in modern heterogeneous integration systems. MDPI 2022-07-20 /pmc/articles/PMC9323921/ /pubmed/35888964 http://dx.doi.org/10.3390/mi13071147 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Chen, Xuyan Chen, Zhiming Xiao, Lei Hao, Yigang Wang, Han Ding, Yingtao Zhang, Ziyue Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration |
title | Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration |
title_full | Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration |
title_fullStr | Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration |
title_full_unstemmed | Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration |
title_short | Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration |
title_sort | fabrication and electrical characterization of high aspect ratio through-silicon vias with polyimide liner for 3d integration |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9323921/ https://www.ncbi.nlm.nih.gov/pubmed/35888964 http://dx.doi.org/10.3390/mi13071147 |
work_keys_str_mv | AT chenxuyan fabricationandelectricalcharacterizationofhighaspectratiothroughsiliconviaswithpolyimidelinerfor3dintegration AT chenzhiming fabricationandelectricalcharacterizationofhighaspectratiothroughsiliconviaswithpolyimidelinerfor3dintegration AT xiaolei fabricationandelectricalcharacterizationofhighaspectratiothroughsiliconviaswithpolyimidelinerfor3dintegration AT haoyigang fabricationandelectricalcharacterizationofhighaspectratiothroughsiliconviaswithpolyimidelinerfor3dintegration AT wanghan fabricationandelectricalcharacterizationofhighaspectratiothroughsiliconviaswithpolyimidelinerfor3dintegration AT dingyingtao fabricationandelectricalcharacterizationofhighaspectratiothroughsiliconviaswithpolyimidelinerfor3dintegration AT zhangziyue fabricationandelectricalcharacterizationofhighaspectratiothroughsiliconviaswithpolyimidelinerfor3dintegration |