Cargando…

A 7.4-Bit ENOB 600 MS/s FPGA-Based Online Calibrated Slope ADC without External Components

A slope analog-to-digital converter (ADC) amenable to be fully implemented on a digital field programmable gate array (FPGA) without requiring any external active or passive components is proposed in this paper. The amplitude information, encoded in the transition times of a standard LVDS differenti...

Descripción completa

Detalles Bibliográficos
Autores principales: Zhang, Mengdi, Zhao, Ye, Chen, Yong, Crovetti, Paolo, Wang, Yanji, Ning, Xinshun, Qiao, Shushan
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9371103/
https://www.ncbi.nlm.nih.gov/pubmed/35957409
http://dx.doi.org/10.3390/s22155852
_version_ 1784767031872061440
author Zhang, Mengdi
Zhao, Ye
Chen, Yong
Crovetti, Paolo
Wang, Yanji
Ning, Xinshun
Qiao, Shushan
author_facet Zhang, Mengdi
Zhao, Ye
Chen, Yong
Crovetti, Paolo
Wang, Yanji
Ning, Xinshun
Qiao, Shushan
author_sort Zhang, Mengdi
collection PubMed
description A slope analog-to-digital converter (ADC) amenable to be fully implemented on a digital field programmable gate array (FPGA) without requiring any external active or passive components is proposed in this paper. The amplitude information, encoded in the transition times of a standard LVDS differential input—driven by the analog input and by the reference slope generated by an FPGA output buffer—is retrieved by an FPGA time-to-digital converter. Along with the ADC, a new online calibration algorithm is developed to mitigate the influence of process, voltage, and temperature variations on its performance. Measurements on an ADC prototype reveal an analog input range from 0.3 V to 1.5 V, a least significant bit (LSB) of 2.6 mV, and an effective number of bits (ENOB) of 7.4-bit at 600 MS/s. The differential nonlinearity (DNL) is in the range between −0.78 and 0.70 LSB, and the integral nonlinearity (INL) is in the range from −0.72 to 0.78 LSB.
format Online
Article
Text
id pubmed-9371103
institution National Center for Biotechnology Information
language English
publishDate 2022
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-93711032022-08-12 A 7.4-Bit ENOB 600 MS/s FPGA-Based Online Calibrated Slope ADC without External Components Zhang, Mengdi Zhao, Ye Chen, Yong Crovetti, Paolo Wang, Yanji Ning, Xinshun Qiao, Shushan Sensors (Basel) Article A slope analog-to-digital converter (ADC) amenable to be fully implemented on a digital field programmable gate array (FPGA) without requiring any external active or passive components is proposed in this paper. The amplitude information, encoded in the transition times of a standard LVDS differential input—driven by the analog input and by the reference slope generated by an FPGA output buffer—is retrieved by an FPGA time-to-digital converter. Along with the ADC, a new online calibration algorithm is developed to mitigate the influence of process, voltage, and temperature variations on its performance. Measurements on an ADC prototype reveal an analog input range from 0.3 V to 1.5 V, a least significant bit (LSB) of 2.6 mV, and an effective number of bits (ENOB) of 7.4-bit at 600 MS/s. The differential nonlinearity (DNL) is in the range between −0.78 and 0.70 LSB, and the integral nonlinearity (INL) is in the range from −0.72 to 0.78 LSB. MDPI 2022-08-05 /pmc/articles/PMC9371103/ /pubmed/35957409 http://dx.doi.org/10.3390/s22155852 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Zhang, Mengdi
Zhao, Ye
Chen, Yong
Crovetti, Paolo
Wang, Yanji
Ning, Xinshun
Qiao, Shushan
A 7.4-Bit ENOB 600 MS/s FPGA-Based Online Calibrated Slope ADC without External Components
title A 7.4-Bit ENOB 600 MS/s FPGA-Based Online Calibrated Slope ADC without External Components
title_full A 7.4-Bit ENOB 600 MS/s FPGA-Based Online Calibrated Slope ADC without External Components
title_fullStr A 7.4-Bit ENOB 600 MS/s FPGA-Based Online Calibrated Slope ADC without External Components
title_full_unstemmed A 7.4-Bit ENOB 600 MS/s FPGA-Based Online Calibrated Slope ADC without External Components
title_short A 7.4-Bit ENOB 600 MS/s FPGA-Based Online Calibrated Slope ADC without External Components
title_sort 7.4-bit enob 600 ms/s fpga-based online calibrated slope adc without external components
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9371103/
https://www.ncbi.nlm.nih.gov/pubmed/35957409
http://dx.doi.org/10.3390/s22155852
work_keys_str_mv AT zhangmengdi a74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT zhaoye a74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT chenyong a74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT crovettipaolo a74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT wangyanji a74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT ningxinshun a74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT qiaoshushan a74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT zhangmengdi 74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT zhaoye 74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT chenyong 74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT crovettipaolo 74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT wangyanji 74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT ningxinshun 74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents
AT qiaoshushan 74bitenob600mssfpgabasedonlinecalibratedslopeadcwithoutexternalcomponents