Cargando…

A Novel Capacitorless 1T DRAM with Embedded Oxide Layer

A novel vertical dual surrounding gate transistor with embedded oxide layer is proposed for capacitorless single transistor DRAM (1T DRAM). The embedded oxide layer is innovatively used to improve the retention time by reducing the recombination rate of stored holes and sensing electrons. Based on T...

Descripción completa

Detalles Bibliográficos
Autores principales: Zhao, Dongxue, Xia, Zhiliang, Yang, Tao, Yang, Yuancheng, Zhou, Wenxi, Huo, Zongliang
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9608245/
https://www.ncbi.nlm.nih.gov/pubmed/36296125
http://dx.doi.org/10.3390/mi13101772
Descripción
Sumario:A novel vertical dual surrounding gate transistor with embedded oxide layer is proposed for capacitorless single transistor DRAM (1T DRAM). The embedded oxide layer is innovatively used to improve the retention time by reducing the recombination rate of stored holes and sensing electrons. Based on TCAD simulations, the new structure is predicted to not only have the characteristics of fast access, random read and integration of 4F(2) cell, but also to realize good retention and deep scaling. At the same time, the new structure has the potential of scaling compared with the conventional capacitorless 1T DRAM.