Cargando…

Challenges for Nanoscale CMOS Logic Based on Two-Dimensional Materials

For ultra-scaled technology nodes at channel lengths below 12 nm, two-dimensional (2D) materials are a potential replacement for silicon since even atomically thin 2D semiconductors can maintain sizable mobilities and provide enhanced gate control in a stacked channel nanosheet transistor geometry....

Descripción completa

Detalles Bibliográficos
Autores principales: Knobloch, Theresia, Selberherr, Siegfried, Grasser, Tibor
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9609734/
https://www.ncbi.nlm.nih.gov/pubmed/36296740
http://dx.doi.org/10.3390/nano12203548
_version_ 1784819095045144576
author Knobloch, Theresia
Selberherr, Siegfried
Grasser, Tibor
author_facet Knobloch, Theresia
Selberherr, Siegfried
Grasser, Tibor
author_sort Knobloch, Theresia
collection PubMed
description For ultra-scaled technology nodes at channel lengths below 12 nm, two-dimensional (2D) materials are a potential replacement for silicon since even atomically thin 2D semiconductors can maintain sizable mobilities and provide enhanced gate control in a stacked channel nanosheet transistor geometry. While theoretical projections and available experimental prototypes indicate great potential for 2D field effect transistors (FETs), several major challenges must be solved to realize CMOS logic circuits based on 2D materials at the wafer scale. This review discusses the most critical issues and benchmarks against the targets outlined for the [Formula: see text] nm node in the International Roadmap for Devices and Systems scheduled for 2034. These issues are grouped into four areas; device scaling, the formation of low-resistive contacts to 2D semiconductors, gate stack design, and wafer-scale process integration. Here, we summarize recent developments in these areas and identify the most important future research questions which will have to be solved to allow for industrial adaptation of the 2D technology.
format Online
Article
Text
id pubmed-9609734
institution National Center for Biotechnology Information
language English
publishDate 2022
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-96097342022-10-28 Challenges for Nanoscale CMOS Logic Based on Two-Dimensional Materials Knobloch, Theresia Selberherr, Siegfried Grasser, Tibor Nanomaterials (Basel) Review For ultra-scaled technology nodes at channel lengths below 12 nm, two-dimensional (2D) materials are a potential replacement for silicon since even atomically thin 2D semiconductors can maintain sizable mobilities and provide enhanced gate control in a stacked channel nanosheet transistor geometry. While theoretical projections and available experimental prototypes indicate great potential for 2D field effect transistors (FETs), several major challenges must be solved to realize CMOS logic circuits based on 2D materials at the wafer scale. This review discusses the most critical issues and benchmarks against the targets outlined for the [Formula: see text] nm node in the International Roadmap for Devices and Systems scheduled for 2034. These issues are grouped into four areas; device scaling, the formation of low-resistive contacts to 2D semiconductors, gate stack design, and wafer-scale process integration. Here, we summarize recent developments in these areas and identify the most important future research questions which will have to be solved to allow for industrial adaptation of the 2D technology. MDPI 2022-10-11 /pmc/articles/PMC9609734/ /pubmed/36296740 http://dx.doi.org/10.3390/nano12203548 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Review
Knobloch, Theresia
Selberherr, Siegfried
Grasser, Tibor
Challenges for Nanoscale CMOS Logic Based on Two-Dimensional Materials
title Challenges for Nanoscale CMOS Logic Based on Two-Dimensional Materials
title_full Challenges for Nanoscale CMOS Logic Based on Two-Dimensional Materials
title_fullStr Challenges for Nanoscale CMOS Logic Based on Two-Dimensional Materials
title_full_unstemmed Challenges for Nanoscale CMOS Logic Based on Two-Dimensional Materials
title_short Challenges for Nanoscale CMOS Logic Based on Two-Dimensional Materials
title_sort challenges for nanoscale cmos logic based on two-dimensional materials
topic Review
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9609734/
https://www.ncbi.nlm.nih.gov/pubmed/36296740
http://dx.doi.org/10.3390/nano12203548
work_keys_str_mv AT knoblochtheresia challengesfornanoscalecmoslogicbasedontwodimensionalmaterials
AT selberherrsiegfried challengesfornanoscalecmoslogicbasedontwodimensionalmaterials
AT grassertibor challengesfornanoscalecmoslogicbasedontwodimensionalmaterials