Cargando…

Hyper-FET’s Phase-Transition-Materials Design Guidelines for Ultra-Low Power Applications at 3 nm Technology Node

In this work, a hybrid-phase transition field-effects-transistor (hyper-FET) integrated with phase-transition materials (PTM) and a multi-nanosheet FET (mNS-FET) at the 3 nm technology node were analyzed at the device and circuit level. Through this, a benchmark was performed for presenting device d...

Descripción completa

Detalles Bibliográficos
Autores principales: Jung, Hanggyo, Chang, Jeesoo, Yoo, Changhyun, Oh, Jooyoung, Choi, Sumin, Song, Juyeong, Jeon, Jongwook
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9694141/
https://www.ncbi.nlm.nih.gov/pubmed/36432381
http://dx.doi.org/10.3390/nano12224096
_version_ 1784837724059992064
author Jung, Hanggyo
Chang, Jeesoo
Yoo, Changhyun
Oh, Jooyoung
Choi, Sumin
Song, Juyeong
Jeon, Jongwook
author_facet Jung, Hanggyo
Chang, Jeesoo
Yoo, Changhyun
Oh, Jooyoung
Choi, Sumin
Song, Juyeong
Jeon, Jongwook
author_sort Jung, Hanggyo
collection PubMed
description In this work, a hybrid-phase transition field-effects-transistor (hyper-FET) integrated with phase-transition materials (PTM) and a multi-nanosheet FET (mNS-FET) at the 3 nm technology node were analyzed at the device and circuit level. Through this, a benchmark was performed for presenting device design guidelines and for using ultra-low-power applications. We present an optimization flow considering hyper-FET characteristics at the device and circuit level, and analyze hyper-FET performance according to the phase transition time (TT) and baseline-FET off-leakage current (I(OFF)) variations of the PTM. As a result of inverter ring oscillator (INV RO) circuit analysis, the optimized hyper-FET increases speed by +8.74% and reduces power consumption by −16.55%, with I(OFF) = 5 nA of baseline-FET and PTM TT = 50 ps compared to the conventional mNS-FET in the ultra-low-power region. As a result of SRAM circuit analysis, the read static noise margin is improved by 43.9%, and static power is reduced by 58.6% in the near-threshold voltage region when the PTM is connected to the pull-down transistor source terminal of 6T SRAM for high density. This is achieved at 41% read current penalty.
format Online
Article
Text
id pubmed-9694141
institution National Center for Biotechnology Information
language English
publishDate 2022
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-96941412022-11-26 Hyper-FET’s Phase-Transition-Materials Design Guidelines for Ultra-Low Power Applications at 3 nm Technology Node Jung, Hanggyo Chang, Jeesoo Yoo, Changhyun Oh, Jooyoung Choi, Sumin Song, Juyeong Jeon, Jongwook Nanomaterials (Basel) Article In this work, a hybrid-phase transition field-effects-transistor (hyper-FET) integrated with phase-transition materials (PTM) and a multi-nanosheet FET (mNS-FET) at the 3 nm technology node were analyzed at the device and circuit level. Through this, a benchmark was performed for presenting device design guidelines and for using ultra-low-power applications. We present an optimization flow considering hyper-FET characteristics at the device and circuit level, and analyze hyper-FET performance according to the phase transition time (TT) and baseline-FET off-leakage current (I(OFF)) variations of the PTM. As a result of inverter ring oscillator (INV RO) circuit analysis, the optimized hyper-FET increases speed by +8.74% and reduces power consumption by −16.55%, with I(OFF) = 5 nA of baseline-FET and PTM TT = 50 ps compared to the conventional mNS-FET in the ultra-low-power region. As a result of SRAM circuit analysis, the read static noise margin is improved by 43.9%, and static power is reduced by 58.6% in the near-threshold voltage region when the PTM is connected to the pull-down transistor source terminal of 6T SRAM for high density. This is achieved at 41% read current penalty. MDPI 2022-11-21 /pmc/articles/PMC9694141/ /pubmed/36432381 http://dx.doi.org/10.3390/nano12224096 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Jung, Hanggyo
Chang, Jeesoo
Yoo, Changhyun
Oh, Jooyoung
Choi, Sumin
Song, Juyeong
Jeon, Jongwook
Hyper-FET’s Phase-Transition-Materials Design Guidelines for Ultra-Low Power Applications at 3 nm Technology Node
title Hyper-FET’s Phase-Transition-Materials Design Guidelines for Ultra-Low Power Applications at 3 nm Technology Node
title_full Hyper-FET’s Phase-Transition-Materials Design Guidelines for Ultra-Low Power Applications at 3 nm Technology Node
title_fullStr Hyper-FET’s Phase-Transition-Materials Design Guidelines for Ultra-Low Power Applications at 3 nm Technology Node
title_full_unstemmed Hyper-FET’s Phase-Transition-Materials Design Guidelines for Ultra-Low Power Applications at 3 nm Technology Node
title_short Hyper-FET’s Phase-Transition-Materials Design Guidelines for Ultra-Low Power Applications at 3 nm Technology Node
title_sort hyper-fet’s phase-transition-materials design guidelines for ultra-low power applications at 3 nm technology node
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9694141/
https://www.ncbi.nlm.nih.gov/pubmed/36432381
http://dx.doi.org/10.3390/nano12224096
work_keys_str_mv AT junghanggyo hyperfetsphasetransitionmaterialsdesignguidelinesforultralowpowerapplicationsat3nmtechnologynode
AT changjeesoo hyperfetsphasetransitionmaterialsdesignguidelinesforultralowpowerapplicationsat3nmtechnologynode
AT yoochanghyun hyperfetsphasetransitionmaterialsdesignguidelinesforultralowpowerapplicationsat3nmtechnologynode
AT ohjooyoung hyperfetsphasetransitionmaterialsdesignguidelinesforultralowpowerapplicationsat3nmtechnologynode
AT choisumin hyperfetsphasetransitionmaterialsdesignguidelinesforultralowpowerapplicationsat3nmtechnologynode
AT songjuyeong hyperfetsphasetransitionmaterialsdesignguidelinesforultralowpowerapplicationsat3nmtechnologynode
AT jeonjongwook hyperfetsphasetransitionmaterialsdesignguidelinesforultralowpowerapplicationsat3nmtechnologynode