Cargando…
A Fast-Transient-Response NMOS LDO with Wide Load-Capacitance Range for Cross-Point Memory
In this paper, a fast-transient-response NMOS low-dropout regulator (LDO) with a wide load-capacitance range was presented to provide a V/2 read bias for cross-point memory. To utilize the large dropout voltage in the V/2 bias scheme, a fast loop consisting of NMOS and flipped voltage amplifier (FVA...
Autores principales: | , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2022
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9735870/ https://www.ncbi.nlm.nih.gov/pubmed/36502074 http://dx.doi.org/10.3390/s22239367 |
_version_ | 1784846879496863744 |
---|---|
author | He, Luchang Li, Xi Xu, Siqiu Pan, Guochang Xie, Chenchen Chen, Houpeng Song, Zhitang |
author_facet | He, Luchang Li, Xi Xu, Siqiu Pan, Guochang Xie, Chenchen Chen, Houpeng Song, Zhitang |
author_sort | He, Luchang |
collection | PubMed |
description | In this paper, a fast-transient-response NMOS low-dropout regulator (LDO) with a wide load-capacitance range was presented to provide a V/2 read bias for cross-point memory. To utilize the large dropout voltage in the V/2 bias scheme, a fast loop consisting of NMOS and flipped voltage amplifier (FVA) topology was adopted with a fast transient response. This design is suitable to provide a V/2 read bias with 3.3 V input voltage and 1.65 V output voltage for different cross-point memories. The FVA-based LDO designed in the 110 nm CMOS process remained stable under a wide range of load capacitances from 0 to 10 nF and equivalent series resistance (ESR) conditions. At the capacitor-less condition, it exhibited a unity-gain bandwidth (UGB) of approximately 400 MHz at full load. For load current changes from 0 to 10 mA within an edge time of 10 ps, the simulated undershoot and settling time were only 144 mV and 50 ns, respectively. The regulator consumed 70 µA quiescent current and achieved a remarkable figure-of-merit (FOM) of 1.01 mV. At the ESR condition of a 1 µF off-chip capacitor, the simulated quiescent current, on-chip capacitor consumption, and current efficiency at full load were 8.5 µA, 2 pF, and 99.992%, respectively. The undershoot voltage was 20 mV with 800 ns settling time for a load step from 0 to 100 mA within the 10 ps edge time. |
format | Online Article Text |
id | pubmed-9735870 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2022 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-97358702022-12-11 A Fast-Transient-Response NMOS LDO with Wide Load-Capacitance Range for Cross-Point Memory He, Luchang Li, Xi Xu, Siqiu Pan, Guochang Xie, Chenchen Chen, Houpeng Song, Zhitang Sensors (Basel) Article In this paper, a fast-transient-response NMOS low-dropout regulator (LDO) with a wide load-capacitance range was presented to provide a V/2 read bias for cross-point memory. To utilize the large dropout voltage in the V/2 bias scheme, a fast loop consisting of NMOS and flipped voltage amplifier (FVA) topology was adopted with a fast transient response. This design is suitable to provide a V/2 read bias with 3.3 V input voltage and 1.65 V output voltage for different cross-point memories. The FVA-based LDO designed in the 110 nm CMOS process remained stable under a wide range of load capacitances from 0 to 10 nF and equivalent series resistance (ESR) conditions. At the capacitor-less condition, it exhibited a unity-gain bandwidth (UGB) of approximately 400 MHz at full load. For load current changes from 0 to 10 mA within an edge time of 10 ps, the simulated undershoot and settling time were only 144 mV and 50 ns, respectively. The regulator consumed 70 µA quiescent current and achieved a remarkable figure-of-merit (FOM) of 1.01 mV. At the ESR condition of a 1 µF off-chip capacitor, the simulated quiescent current, on-chip capacitor consumption, and current efficiency at full load were 8.5 µA, 2 pF, and 99.992%, respectively. The undershoot voltage was 20 mV with 800 ns settling time for a load step from 0 to 100 mA within the 10 ps edge time. MDPI 2022-12-01 /pmc/articles/PMC9735870/ /pubmed/36502074 http://dx.doi.org/10.3390/s22239367 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article He, Luchang Li, Xi Xu, Siqiu Pan, Guochang Xie, Chenchen Chen, Houpeng Song, Zhitang A Fast-Transient-Response NMOS LDO with Wide Load-Capacitance Range for Cross-Point Memory |
title | A Fast-Transient-Response NMOS LDO with Wide Load-Capacitance Range for Cross-Point Memory |
title_full | A Fast-Transient-Response NMOS LDO with Wide Load-Capacitance Range for Cross-Point Memory |
title_fullStr | A Fast-Transient-Response NMOS LDO with Wide Load-Capacitance Range for Cross-Point Memory |
title_full_unstemmed | A Fast-Transient-Response NMOS LDO with Wide Load-Capacitance Range for Cross-Point Memory |
title_short | A Fast-Transient-Response NMOS LDO with Wide Load-Capacitance Range for Cross-Point Memory |
title_sort | fast-transient-response nmos ldo with wide load-capacitance range for cross-point memory |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9735870/ https://www.ncbi.nlm.nih.gov/pubmed/36502074 http://dx.doi.org/10.3390/s22239367 |
work_keys_str_mv | AT heluchang afasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT lixi afasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT xusiqiu afasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT panguochang afasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT xiechenchen afasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT chenhoupeng afasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT songzhitang afasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT heluchang fasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT lixi fasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT xusiqiu fasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT panguochang fasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT xiechenchen fasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT chenhoupeng fasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory AT songzhitang fasttransientresponsenmosldowithwideloadcapacitancerangeforcrosspointmemory |