Cargando…

Process Optimization and Performance Evaluation of TSV Arrays for High Voltage Application

In order to obtain high-quality through-silicon via (TSV) arrays for high voltage applications, we optimized the fabrication processes of the Si holes, evaluated the dielectric layers, carried out hole filling by Cu plating, and detected the final structure and electric properties of the TSVs. The S...

Descripción completa

Detalles Bibliográficos
Autores principales: Feng, Liuhaodong, Zeng, Shuwen, Su, Yongquan, Wang, Lihao, Xu, Yang, Guo, Song, Chen, Shuo, Ji, Yucheng, Peng, Xinlin, Wu, Zhenyu, Wang, Shinan
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9863637/
https://www.ncbi.nlm.nih.gov/pubmed/36677165
http://dx.doi.org/10.3390/mi14010102
_version_ 1784875383916593152
author Feng, Liuhaodong
Zeng, Shuwen
Su, Yongquan
Wang, Lihao
Xu, Yang
Guo, Song
Chen, Shuo
Ji, Yucheng
Peng, Xinlin
Wu, Zhenyu
Wang, Shinan
author_facet Feng, Liuhaodong
Zeng, Shuwen
Su, Yongquan
Wang, Lihao
Xu, Yang
Guo, Song
Chen, Shuo
Ji, Yucheng
Peng, Xinlin
Wu, Zhenyu
Wang, Shinan
author_sort Feng, Liuhaodong
collection PubMed
description In order to obtain high-quality through-silicon via (TSV) arrays for high voltage applications, we optimized the fabrication processes of the Si holes, evaluated the dielectric layers, carried out hole filling by Cu plating, and detected the final structure and electric properties of the TSVs. The Si through-hole array was fabricated in an 8-inch Si substrate as follows: First, a blind Si hole array was formed by the Si deep reactive etching (DRIE) technique using the Bosch process, but with the largest width of the top scallops reduced to 540 nm and the largest notch elimidiameternated by backside grinding, which also opens the bottom ends of the Si blind holes and forms 500-μm-deep Si through holes. Then, the sidewalls of the Si holes were further smoothed by a combination of thermal oxidation and wet etching of the thermal oxide. The insulating capability of the dielectric layers was evaluated prior to metal filling by using a test kit. The metal filling of the through holes was carried out by bottom-up Cu electroplating and followed by annealing at 300 °C for 1 h to release the electroplating stress and to prevent possible large metal thermal expansion in subsequent high-temperature processes. The TSV arrays with different hole diameters and spacing were detected: no visible defects or structure peeling was found by scanning electron microscopy (SEM) observations, and no detectable interdiffusion between Cu and the dielectric layers was detected by energy dispersive X-ray (EDX) analyses. Electric tests indicated that the leakage currents between two adjacent TSVs were as low as 6.80 × 10(−10) A when a DC voltage was ramped up from 0 to 350 V, and 2.86 × 10(−9) A after a DC voltage was kept at 100 V for 200 s.
format Online
Article
Text
id pubmed-9863637
institution National Center for Biotechnology Information
language English
publishDate 2022
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-98636372023-01-22 Process Optimization and Performance Evaluation of TSV Arrays for High Voltage Application Feng, Liuhaodong Zeng, Shuwen Su, Yongquan Wang, Lihao Xu, Yang Guo, Song Chen, Shuo Ji, Yucheng Peng, Xinlin Wu, Zhenyu Wang, Shinan Micromachines (Basel) Article In order to obtain high-quality through-silicon via (TSV) arrays for high voltage applications, we optimized the fabrication processes of the Si holes, evaluated the dielectric layers, carried out hole filling by Cu plating, and detected the final structure and electric properties of the TSVs. The Si through-hole array was fabricated in an 8-inch Si substrate as follows: First, a blind Si hole array was formed by the Si deep reactive etching (DRIE) technique using the Bosch process, but with the largest width of the top scallops reduced to 540 nm and the largest notch elimidiameternated by backside grinding, which also opens the bottom ends of the Si blind holes and forms 500-μm-deep Si through holes. Then, the sidewalls of the Si holes were further smoothed by a combination of thermal oxidation and wet etching of the thermal oxide. The insulating capability of the dielectric layers was evaluated prior to metal filling by using a test kit. The metal filling of the through holes was carried out by bottom-up Cu electroplating and followed by annealing at 300 °C for 1 h to release the electroplating stress and to prevent possible large metal thermal expansion in subsequent high-temperature processes. The TSV arrays with different hole diameters and spacing were detected: no visible defects or structure peeling was found by scanning electron microscopy (SEM) observations, and no detectable interdiffusion between Cu and the dielectric layers was detected by energy dispersive X-ray (EDX) analyses. Electric tests indicated that the leakage currents between two adjacent TSVs were as low as 6.80 × 10(−10) A when a DC voltage was ramped up from 0 to 350 V, and 2.86 × 10(−9) A after a DC voltage was kept at 100 V for 200 s. MDPI 2022-12-30 /pmc/articles/PMC9863637/ /pubmed/36677165 http://dx.doi.org/10.3390/mi14010102 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Feng, Liuhaodong
Zeng, Shuwen
Su, Yongquan
Wang, Lihao
Xu, Yang
Guo, Song
Chen, Shuo
Ji, Yucheng
Peng, Xinlin
Wu, Zhenyu
Wang, Shinan
Process Optimization and Performance Evaluation of TSV Arrays for High Voltage Application
title Process Optimization and Performance Evaluation of TSV Arrays for High Voltage Application
title_full Process Optimization and Performance Evaluation of TSV Arrays for High Voltage Application
title_fullStr Process Optimization and Performance Evaluation of TSV Arrays for High Voltage Application
title_full_unstemmed Process Optimization and Performance Evaluation of TSV Arrays for High Voltage Application
title_short Process Optimization and Performance Evaluation of TSV Arrays for High Voltage Application
title_sort process optimization and performance evaluation of tsv arrays for high voltage application
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9863637/
https://www.ncbi.nlm.nih.gov/pubmed/36677165
http://dx.doi.org/10.3390/mi14010102
work_keys_str_mv AT fengliuhaodong processoptimizationandperformanceevaluationoftsvarraysforhighvoltageapplication
AT zengshuwen processoptimizationandperformanceevaluationoftsvarraysforhighvoltageapplication
AT suyongquan processoptimizationandperformanceevaluationoftsvarraysforhighvoltageapplication
AT wanglihao processoptimizationandperformanceevaluationoftsvarraysforhighvoltageapplication
AT xuyang processoptimizationandperformanceevaluationoftsvarraysforhighvoltageapplication
AT guosong processoptimizationandperformanceevaluationoftsvarraysforhighvoltageapplication
AT chenshuo processoptimizationandperformanceevaluationoftsvarraysforhighvoltageapplication
AT jiyucheng processoptimizationandperformanceevaluationoftsvarraysforhighvoltageapplication
AT pengxinlin processoptimizationandperformanceevaluationoftsvarraysforhighvoltageapplication
AT wuzhenyu processoptimizationandperformanceevaluationoftsvarraysforhighvoltageapplication
AT wangshinan processoptimizationandperformanceevaluationoftsvarraysforhighvoltageapplication